Age | Commit message (Expand) | Author | Files | Lines |
2015-01-03 | gen-icount: check cflags instead of use_icount global | Paolo Bonzini | 1 | -1/+1 |
2015-01-03 | translate: check cflags instead of use_icount global | Paolo Bonzini | 1 | -10/+14 |
2014-12-16 | target-mips: convert single case switch into if statement | Leon Alrae | 1 | -3/+1 |
2014-12-16 | target-mips: Fix DisasContext's ulri member initialization | Maciej W. Rozycki | 1 | -1/+1 |
2014-12-16 | target-mips: Add missing calls to synchronise SoftFloat status | Maciej W. Rozycki | 1 | -0/+2 |
2014-12-16 | target-mips: Correct 32-bit address space wrapping | Maciej W. Rozycki | 1 | -5/+14 |
2014-12-16 | target-mips: Tighten ISA level checks | Maciej W. Rozycki | 1 | -9/+98 |
2014-12-16 | target-mips: Fix CP0.Config3.ISAOnExc write accesses | Maciej W. Rozycki | 1 | -2/+6 |
2014-12-16 | target-mips: Output CP0.Config2-5 in the register dump | Maciej W. Rozycki | 1 | -0/+4 |
2014-12-16 | target-mips: Fix the 64-bit case for microMIPS MOVE16 and MOVEP | Maciej W. Rozycki | 1 | -3/+3 |
2014-12-16 | target-mips: Correct MIPS16/microMIPS branch size calculation | Maciej W. Rozycki | 1 | -1/+2 |
2014-12-16 | target-mips: Fix formatting in `decode_opc' | Maciej W. Rozycki | 1 | -5/+8 |
2014-12-16 | target-mips: Fix formatting in `decode_extended_mips16_opc' | Maciej W. Rozycki | 1 | -1/+1 |
2014-11-07 | target-mips: fix multiple TCG registers covering same data | Yongbok Kim | 1 | -5/+3 |
2014-11-07 | mips: Ensure PC update with MTC0 single-stepping | Maciej W. Rozycki | 1 | -1/+1 |
2014-11-07 | target-mips: fix for missing delay slot in BC1EQZ and BC1NEZ | Leon Alrae | 1 | -0/+1 |
2014-11-07 | mips: Respect CP0.Status.CU1 for microMIPS FP branches | Maciej W. Rozycki | 1 | -2/+7 |
2014-11-03 | target-mips: add MSA MI10 format instructions | Yongbok Kim | 1 | -1/+48 |
2014-11-03 | target-mips: add MSA 2RF format instructions | Yongbok Kim | 1 | -0/+74 |
2014-11-03 | target-mips: add MSA VEC/2R format instructions | Yongbok Kim | 1 | -0/+113 |
2014-11-03 | target-mips: add MSA 3RF format instructions | Yongbok Kim | 1 | -0/+163 |
2014-11-03 | target-mips: add MSA ELM format instructions | Yongbok Kim | 1 | -0/+118 |
2014-11-03 | target-mips: add MSA 3R format instructions | Yongbok Kim | 1 | -0/+242 |
2014-11-03 | target-mips: add MSA BIT format instructions | Yongbok Kim | 1 | -0/+88 |
2014-11-03 | target-mips: add MSA I5 format instruction | Yongbok Kim | 1 | -0/+77 |
2014-11-03 | target-mips: add MSA I8 format instructions | Yongbok Kim | 1 | -2/+80 |
2014-11-03 | target-mips: add MSA branch instructions | Yongbok Kim | 1 | -114/+220 |
2014-11-03 | target-mips: add msa_reset(), global msa register | Yongbok Kim | 1 | -0/+56 |
2014-11-03 | target-mips: add MSA opcode enum | Yongbok Kim | 1 | -0/+245 |
2014-11-03 | target-mips: stop translation after ctc1 | Yongbok Kim | 1 | -0/+6 |
2014-11-03 | target-mips: correctly handle access to unimplemented CP0 register | Leon Alrae | 1 | -278/+260 |
2014-11-03 | target-mips: implement forbidden slot | Leon Alrae | 1 | -35/+74 |
2014-11-03 | target-mips: add Config5.SBRI | Leon Alrae | 1 | -1/+23 |
2014-11-03 | target-mips: add BadInstr and BadInstrP support | Leon Alrae | 1 | -6/+70 |
2014-11-03 | target-mips: add TLBINV support | Leon Alrae | 1 | -0/+22 |
2014-11-03 | target-mips: update PageGrain and m{t,f}c0 EntryLo{0,1} | Leon Alrae | 1 | -2/+24 |
2014-11-03 | target-mips: add KScratch registers | Leon Alrae | 1 | -0/+44 |
2014-10-14 | target-mips: Remove unused gen_load_ACX, gen_store_ACX and cpu_ACX | Peter Maydell | 1 | -19/+1 |
2014-10-14 | target-mips/translate.c: Add ifdef guard around check_mips64() | Peter Maydell | 1 | -0/+2 |
2014-10-14 | target-mips: fix broken MIPS16 and microMIPS | Yongbok Kim | 1 | -182/+116 |
2014-10-14 | target-mips/translate.c: Update OPC_SYNCI | Dongxue Zhang | 1 | -1/+6 |
2014-10-14 | target-mips: remove JR, BLTZAL, BGEZAL and add NAL, BAL instructions | Yongbok Kim | 1 | -2/+16 |
2014-10-14 | target-mips: do not allow Status.FR=0 mode in 64-bit FPU | Leon Alrae | 1 | -0/+6 |
2014-10-14 | target-mips: add new Floating Point Comparison instructions | Yongbok Kim | 1 | -2/+204 |
2014-10-14 | target-mips: add new Floating Point instructions | Leon Alrae | 1 | -44/+397 |
2014-10-14 | target-mips: add AUI, LSA and PCREL instruction families | Leon Alrae | 1 | -14/+189 |
2014-10-13 | target-mips: add compact and CP1 branches | Yongbok Kim | 1 | -14/+459 |
2014-10-13 | target-mips: add ALIGN, DALIGN, BITSWAP and DBITSWAP instructions | Yongbok Kim | 1 | -12/+108 |
2014-10-13 | target-mips: Status.UX/SX/KX enable 32-bit address wrapping | Leon Alrae | 1 | -5/+1 |
2014-10-13 | target-mips: move CLO, DCLO, CLZ, DCLZ, SDBBP and free special2 in R6 | Leon Alrae | 1 | -59/+62 |