summaryrefslogtreecommitdiff
path: root/target-sparc/cpu.h
AgeCommit message (Expand)AuthorFilesLines
2010-05-16sparc64: fix TT_WOTHER valueIgor V. Kovalenko1-1/+1
2010-05-09sparc: Fix lazy flag calculation on interrupts, refactorBlue Swirl1-90/+12
2010-05-06sparc64: handle asi referencing nucleus and secondary MMU contextsIgor V. Kovalenko1-1/+12
2010-05-06sparc64: implement global translation table entries v1Igor V. Kovalenko1-0/+18
2010-04-17target-sparc: Fix TARGET_{PHYS,VIRT}_ADDR_SPACE_BITS.Richard Henderson1-6/+6
2010-03-12Target specific usermode cleanupPaul Brook1-0/+2
2010-03-12Move TARGET_PHYS_ADDR_SPACE_BITS to target-*/cpu.h.Richard Henderson1-0/+8
2010-01-27sparc64: reimplement tick timers v4Igor V. Kovalenko1-6/+22
2010-01-27sparc64: correct write extra bits to cwpIgor V. Kovalenko1-1/+1
2010-01-08sparc64: interrupt trap handlingIgor V. Kovalenko1-0/+10
2010-01-08sparc64: move cpu_interrupts_enabled to cpu.hIgor V. Kovalenko1-0/+13
2010-01-08sparc64: add macros to deal with softint and timer interruptIgor V. Kovalenko1-0/+4
2009-12-05Sparc64: handle MMU global bit and nucleus contextBlue Swirl1-0/+2
2009-10-01Revert "Get rid of _t suffix"Anthony Liguori1-1/+1
2009-10-01Get rid of _t suffixmalc1-1/+1
2009-08-24cleanup cpu-exec.c, part 0/N: consolidate handle_cpu_signalNathan Froyd1-0/+1
2009-08-22sparc32 remove an unnecessary cpu irq setBlue Swirl1-35/+30
2009-08-04Sparc64: replace tsptr with helper routineIgor Kovalenko1-1/+2
2009-07-27sparc64 really implement itlb/dtlb automatic replacement writesIgor Kovalenko1-0/+11
2009-07-27sparc64 name mmu registers and general cleanupIgor Kovalenko1-6/+32
2009-07-12sparc64: trap handling correctionsIgor Kovalenko1-6/+34
2009-05-19Hardware convenience libraryPaul Brook1-2/+0
2009-05-10Use dynamical computation for condition codesBlue Swirl1-0/+24
2009-03-07The _exit syscall is used for both thread termination in NPTL applications,pbrook1-1/+2
2008-12-23Add SuperSPARC MMU breakpoint registers (Robert Reif)blueswir11-0/+1
2008-12-23Better SuperSPARC emulation (Robert Reif)blueswir11-0/+1
2008-12-23Implement tick interrupt disable bitsblueswir11-1/+2
2008-11-18Refactor translation block CPU state handling (Jan Kiszka)aliguori1-0/+16
2008-11-18Convert CPU_PC_FROM_TB to static inline (Jan Kiszka)aliguori1-5/+7
2008-10-06Show size for unassigned accesses (Robert Reif)blueswir11-1/+1
2008-10-03Rearrange tick functionsblueswir11-0/+7
2008-10-03Fix missing prototype warnings by moving declarationsblueswir11-0/+9
2008-09-22Add software and timer interrupt supportblueswir11-0/+2
2008-09-20Move signal handler prototype back to cpu.hblueswir11-0/+1
2008-09-10Convert rest of ops using float32 to TCG, remove FT0 and FT1blueswir11-1/+0
2008-09-09Implement ldxfsr/stxfsr, fix ld(x)fsr masks, convert to TCGblueswir11-16/+5
2008-09-06Silence gcc warning about constant overflowblueswir11-1/+9
2008-08-29Fix FCC handling for Sparc64 target, initial patch by Vince Weaverblueswir11-26/+26
2008-08-29Fix Sparc64 boot on i386 host:blueswir11-6/+32
2008-08-21Use initial CPU definition structure for some CPU fields instead of copyingblueswir11-39/+49
2008-07-25Make MAXTL dynamic, bounds check tl when indexingblueswir11-3/+5
2008-07-24Sparc32: save/load all MMU registers, Sparc64: add CPU save/loadblueswir11-1/+1
2008-07-21Use MMU globals for some MMU trapsblueswir11-1/+2
2008-07-20Make UA200x features selectable, add MMU typesblueswir11-0/+10
2008-07-16Fix MMU miss trapsblueswir11-2/+2
2008-07-01Move interrupt_request and user_mode_only to common cpu state.pbrook1-2/+0
2008-06-30Move CPU save/load registration to common code.pbrook1-0/+2
2008-06-29Add instruction counter.pbrook1-0/+5
2008-06-23Fix compiler warning (Jan Kiszka)blueswir11-1/+2
2008-06-07Allow NWINDOWS selection (CPU feature with model specific defaults)blueswir11-6/+27