index
:
sdk/emulator/qemu
1.0_post
2.0alpha
features/brillcodec_2i
features/camera
features/cnp
features/dr
features/qt_dr
features/smp
features/virtio-9p
features/vmodem
glesv3
master
opensrc_p2.3
opensrc_p2.3.1
opensrc_p2.3.2
opensrc_p2.4
opensrc_p3.0
opensrc_p4.0
sandbox/byungchul.so/tizen
sandbox/elebideau/tizen
sandbox/mmajewski2/maru-virgl-rendering-wip
sandbox/mmajewski2/standalone-virgl-wip
sandbox/pcoval/tizen
spin
tizen
tizen_2.0
tizen_2.1
tizen_2.2
tizen_3.0.m14.4_ivi
tizen_p2.3
tizen_p2.3.1
tizen_qemu_1.6
tizen_qemu_1.7
tizen_qemu_2.0
tizen_qemu_5.0.1
tizen_studio_1.2_p2.3
tizen_studio_1.2_p2.3.1
tizen_studio_1.2_p2.3.2
tizen_studio_1.2_p2.4
tizen_studio_1.2_p3.0
tizen_studio_1.3_p2.3
tizen_studio_1.3_p2.3.1
tizen_studio_1.3_p2.3.2
tizen_studio_1.3_p2.4
tizen_studio_1.3_p3.0
tizen_studio_2.0_p2.3
tizen_studio_2.0_p2.3.1
tizen_studio_2.0_p2.3.2
tizen_studio_2.0_p2.4
tizen_studio_2.0_p3.0
tizen_studio_2.0_p4.0
tizen_studio_2.0_p5.0
tizen_studio_3.0_p2.3
tizen_studio_3.0_p2.3.1
tizen_studio_3.0_p2.3.2
tizen_studio_3.0_p2.4
tizen_studio_3.0_p3.0
tizen_studio_3.0_p4.0
tizen_studio_3.0_p5.0
tizen_studio_3.5_p2.3
tizen_studio_3.5_p2.3.1
tizen_studio_3.5_p2.3.2
tizen_studio_3.5_p2.4
tizen_studio_3.5_p3.0
tizen_studio_3.5_p4.0
tizen_studio_3.5_p5.0
tizen_studio_3.5_p5.5
tizen_studio_4.0_p2.3
tizen_studio_4.0_p2.3.1
tizen_studio_4.0_p2.3.2
tizen_studio_4.0_p2.4
tizen_studio_4.0_p3.0
tizen_studio_4.0_p4.0
tizen_studio_4.0_p5.0
tizen_studio_4.0_p5.5
tizen_studio_4.0_p6.0
tizen_studio_4.5_p6.5
tizen_studio_5.0_p7.0
tizen_studio_5.5_p7.5
tizen_studio_5.5_p8.0
tizen_studio_6.0_p9.0
tizen_studio_p2.3
tizen_studio_p2.3.1
tizen_studio_p2.3.2
tizen_studio_p2.4
tizen_studio_p3.0
tizen_studio_p4.0
works/arg_renewal
Domain: SDK / Emulator;
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-sh4
/
translate.c
Age
Commit message (
Expand
)
Author
Files
Lines
2016-05-19
cpu: move exec-all.h inclusion out of cpu.h
Paolo Bonzini
1
-0
/
+1
2016-05-12
tcg: Allow goto_tb to any target PC in user mode
Sergey Fedorov
1
-6
/
+15
2016-03-01
tcg: Add type for vCPU pointers
Lluís Vilanova
1
-1
/
+1
2016-02-09
tcg: Change tcg_global_mem_new_* to take a TCGv_ptr
Richard Henderson
1
-24
/
+24
2016-02-03
log: do not unnecessarily include qom/cpu.h
Paolo Bonzini
1
-0
/
+1
2016-01-29
sh4: Clean up includes
Peter Maydell
1
-0
/
+1
2015-10-28
target-*: Advance pc after recognizing a breakpoint
Richard Henderson
1
-0
/
+5
2015-10-07
tcg: Remove gen_intermediate_code_pc
Richard Henderson
1
-39
/
+4
2015-10-07
tcg: Pass data argument to restore_state_to_opc
Richard Henderson
1
-3
/
+4
2015-10-07
tcg: Add TCG_MAX_INSNS
Richard Henderson
1
-1
/
+6
2015-10-07
target-sh4: Add flags state to insn_start
Richard Henderson
1
-1
/
+1
2015-10-07
target-*: Introduce and use cpu_breakpoint_test
Richard Henderson
1
-12
/
+8
2015-10-07
target-*: Increment num_insns immediately after tcg_gen_insn_start
Richard Henderson
1
-2
/
+2
2015-10-07
target-*: Unconditionally emit tcg_gen_insn_start
Richard Henderson
1
-9
/
+5
2015-10-07
tcg: Rename debug_insn_start to insn_start
Richard Henderson
1
-1
/
+1
2015-09-13
target-sh4: improve shad instruction
Aurelien Jarno
1
-31
/
+22
2015-09-13
target-sh4: improve shld instruction
Aurelien Jarno
1
-26
/
+22
2015-09-13
target-sh4: improve cmp/str instruction
Aurelien Jarno
1
-12
/
+5
2015-09-13
target-sh4: use deposit in swap.b instruction
Aurelien Jarno
1
-6
/
+2
2015-08-24
tcg: Remove tcg_gen_trunc_i64_i32
Richard Henderson
1
-2
/
+2
2015-06-22
disas: Remove uses of CPU env
Peter Crosthwaite
1
-1
/
+1
2015-06-12
target-sh4: remove dead code
Aurelien Jarno
1
-1
/
+0
2015-06-12
target-sh4: factorize fmov implementation
Aurelien Jarno
1
-9
/
+4
2015-06-12
target-sh4: split out Q and M from of SR and optimize div1
Aurelien Jarno
1
-28
/
+60
2015-06-12
target-sh4: optimize negc using add2 and sub2
Aurelien Jarno
1
-6
/
+6
2015-06-12
target-sh4: optimize subc using sub2
Aurelien Jarno
1
-11
/
+7
2015-06-12
target-sh4: optimize addc using add2
Aurelien Jarno
1
-7
/
+4
2015-06-12
target-sh4: Split out T from SR
Aurelien Jarno
1
-124
/
+89
2015-06-12
target-sh4: use bit number for SR constants
Aurelien Jarno
1
-36
/
+39
2015-03-13
tcg: Change translator-side labels to a pointer
Richard Henderson
1
-11
/
+11
2015-02-12
tcg: Introduce tcg_op_buf_count and tcg_op_buf_full
Richard Henderson
1
-5
/
+3
2015-02-12
tcg: Move emit of INDEX_op_end into gen_tb_end
Richard Henderson
1
-1
/
+1
2015-01-03
gen-icount: check cflags instead of use_icount global
Paolo Bonzini
1
-1
/
+1
2014-08-12
trace: [tcg] Include TCG-tracing header on all targets
Lluís Vilanova
1
-0
/
+3
2014-06-05
softmmu: introduce cpu_ldst.h
Paolo Bonzini
1
-0
/
+1
2014-05-28
tcg: Invert the inclusion of helper.h
Richard Henderson
1
-3
/
+2
2014-03-13
cpu: Move breakpoints field from CPU_COMMON to CPUState
Andreas Färber
1
-2
/
+2
2013-12-21
target-sh4: Use new qemu_ld/st opcodes
Aurelien Jarno
1
-77
/
+90
2013-10-10
tcg: Move helper registration into tcg_context_init
Richard Henderson
1
-4
/
+0
2013-09-02
tcg: Change tcg_gen_exit_tb argument to uintptr_t
Richard Henderson
1
-1
/
+1
2013-07-23
cpu: Move singlestep_enabled field from CPU_COMMON to CPUState
Andreas Färber
1
-3
/
+5
2013-07-09
target-sh4: Change gen_intermediate_code_internal() argument to SuperHCPU
Andreas Färber
1
-4
/
+5
2013-06-28
cpu: Turn cpu_dump_{state,statistics}() into CPUState hooks
Andreas Färber
1
-3
/
+4
2013-03-12
target-sh4: Introduce SuperHCPU subclasses
Andreas Färber
1
-84
/
+0
2013-03-03
gen-icount.h: Rename gen_icount_start/end to gen_tb_start/end
Peter Maydell
1
-2
/
+2
2013-02-23
target-sh4: Use mul*2 for dmul*
Richard Henderson
1
-28
/
+2
2013-02-16
target-sh4: Move TCG initialization to SuperHCPU initfn
Andreas Färber
1
-2
/
+1
2013-02-16
target-sh4: Introduce QOM realizefn for SuperHCPU
Andreas Färber
1
-2
/
+3
2012-12-19
exec: move include files to include/exec/
Paolo Bonzini
1
-1
/
+1
2012-12-19
build: kill libdis, move disassemblers to disas/
Paolo Bonzini
1
-1
/
+1
[next]