1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
|
/*********************************************************************/
/* Copyright 2009, 2010 The University of Texas at Austin. */
/* All rights reserved. */
/* */
/* Redistribution and use in source and binary forms, with or */
/* without modification, are permitted provided that the following */
/* conditions are met: */
/* */
/* 1. Redistributions of source code must retain the above */
/* copyright notice, this list of conditions and the following */
/* disclaimer. */
/* */
/* 2. Redistributions in binary form must reproduce the above */
/* copyright notice, this list of conditions and the following */
/* disclaimer in the documentation and/or other materials */
/* provided with the distribution. */
/* */
/* THIS SOFTWARE IS PROVIDED BY THE UNIVERSITY OF TEXAS AT */
/* AUSTIN ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, */
/* INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
/* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE */
/* DISCLAIMED. IN NO EVENT SHALL THE UNIVERSITY OF TEXAS AT */
/* AUSTIN OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, */
/* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES */
/* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE */
/* GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR */
/* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */
/* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT */
/* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT */
/* OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE */
/* POSSIBILITY OF SUCH DAMAGE. */
/* */
/* The views and conclusions contained in the software and */
/* documentation are those of the authors and should not be */
/* interpreted as representing official policies, either expressed */
/* or implied, of The University of Texas at Austin. */
/*********************************************************************/
#define ASSEMBLER
#include "common.h"
#ifndef NEEDPARAM
#ifndef DOUBLE
#include "cparam.h"
#else
#include "zparam.h"
#endif
#endif
#ifdef linux
#ifndef __64BIT__
#define M r3
#define N r4
#define X r6
#define INCX r7
#define Y r8
#define INCY r9
#define A r10
#define LDA r5
#else
#define M r3
#define N r4
#define X r8
#define INCX r9
#define Y r10
#define INCY r5
#define A r6
#define LDA r7
#endif
#endif
#if defined(_AIX) || defined(__APPLE__)
#if !defined(__64BIT__) && defined(DOUBLE)
#define M r3
#define N r4
#define X r10
#define INCX r5
#define Y r6
#define INCY r7
#define A r8
#define LDA r9
#else
#define M r3
#define N r4
#define X r8
#define INCX r9
#define Y r10
#define INCY r5
#define A r6
#define LDA r7
#endif
#endif
#define I r11
#define J r12
#define AO1 r14
#define AO2 r15
#define AO3 r16
#define AO4 r17
#define AO5 r18
#define AO6 r19
#define AO7 r20
#define AO8 r21
#define X1 r22
#define PREA r23
#define PREC r24
#define XX r25
#define BUFFER r26
#define y01 f0
#define y02 f1
#define y03 f2
#define y04 f3
#define y05 f4
#define y06 f5
#define y07 f6
#define y08 f7
#define alpha1_r f8
#define alpha1_i f9
#define alpha2_r f10
#define alpha2_i f11
#define a1 f12
#define a2 f13
#define a3 f14
#define a4 f15
#define a5 f16
#define a6 f17
#define a7 f18
#define a8 f19
#define a9 f20
#define a10 f21
#define a11 f22
#define a12 f23
#define a13 f24
#define a14 f25
#define a15 f26
#define a16 f27
#define alpha_r f30
#define alpha_i f31
#ifndef CONJ
#define FMA1 FNMSUB
#define FMA2 FMADD
#else
#define FMA1 FMADD
#define FMA2 FNMSUB
#endif
#if defined(PPC440) || defined(PPC440FP2)
#define PREFETCHSIZE_A 24
#define PREFETCHSIZE_C 16
#endif
#ifdef PPC970
#define PREFETCHSIZE_A 16
#define PREFETCHSIZE_C 16
#endif
#ifdef POWER4
#define PREFETCHSIZE_A 16
#define PREFETCHSIZE_C 16
#endif
#ifdef POWER5
#define PREFETCHSIZE_A 16
#define PREFETCHSIZE_C 16
#endif
#ifndef NEEDPARAM
#ifndef __64BIT__
#define STACKSIZE 224
#else
#define STACKSIZE 280
#endif
PROLOGUE
PROFCODE
addi SP, SP, -STACKSIZE
stfd f14, 0(SP)
stfd f15, 8(SP)
stfd f16, 16(SP)
stfd f17, 24(SP)
stfd f18, 32(SP)
stfd f19, 40(SP)
stfd f20, 48(SP)
stfd f21, 56(SP)
stfd f22, 64(SP)
stfd f23, 72(SP)
stfd f24, 80(SP)
stfd f25, 88(SP)
stfd f26, 96(SP)
stfd f27, 104(SP)
stfd f28, 112(SP)
stfd f29, 120(SP)
stfd f30, 128(SP)
stfd f31, 136(SP)
#ifdef __64BIT__
std r14, 144(SP)
std r15, 152(SP)
std r16, 160(SP)
std r17, 168(SP)
std r18, 176(SP)
std r19, 184(SP)
std r20, 192(SP)
std r21, 200(SP)
std r22, 208(SP)
std r23, 216(SP)
std r24, 224(SP)
std r25, 232(SP)
std r26, 240(SP)
std r27, 248(SP)
#else
stw r14, 144(SP)
stw r15, 148(SP)
stw r16, 152(SP)
stw r17, 156(SP)
stw r18, 160(SP)
stw r19, 164(SP)
stw r20, 168(SP)
stw r21, 172(SP)
stw r22, 176(SP)
stw r23, 180(SP)
stw r24, 184(SP)
stw r25, 188(SP)
stw r26, 192(SP)
stw r27, 196(SP)
#endif
#ifdef linux
#ifndef __64BIT__
lwz LDA, 8 + STACKSIZE(SP)
lwz BUFFER, 12 + STACKSIZE(SP)
#else
ld INCY, 112 + STACKSIZE(SP)
ld A, 120 + STACKSIZE(SP)
ld LDA, 128 + STACKSIZE(SP)
ld BUFFER, 136 + STACKSIZE(SP)
#endif
#endif
#if defined(_AIX) || defined(__APPLE__)
#ifndef __64BIT__
#ifdef DOUBLE
lwz INCX, 56 + STACKSIZE(SP)
lwz Y, 60 + STACKSIZE(SP)
lwz INCY, 64 + STACKSIZE(SP)
lwz A, 68 + STACKSIZE(SP)
lwz LDA, 72 + STACKSIZE(SP)
lwz BUFFER, 76 + STACKSIZE(SP)
#else
lwz INCY, 56 + STACKSIZE(SP)
lwz A, 60 + STACKSIZE(SP)
lwz LDA, 64 + STACKSIZE(SP)
lwz BUFFER, 68 + STACKSIZE(SP)
#endif
#else
ld INCY, 112 + STACKSIZE(SP)
ld A, 120 + STACKSIZE(SP)
ld LDA, 128 + STACKSIZE(SP)
ld BUFFER, 136 + STACKSIZE(SP)
#endif
#endif
fmr alpha_r, f1
fmr alpha_i, f2
slwi LDA, LDA, ZBASE_SHIFT
slwi INCX, INCX, ZBASE_SHIFT
slwi INCY, INCY, ZBASE_SHIFT
li PREA, PREFETCHSIZE_A * SIZE
li PREC, PREFETCHSIZE_C * SIZE
cmpwi cr0, M, 0
ble- LL(999)
cmpwi cr0, N, 0
ble- LL(999)
mr XX, X
cmpi cr0, 0, INCX, 2 * SIZE
beq LL(10)
mr XX, BUFFER
mr X1, BUFFER
srawi. r0, M, 2
mtspr CTR, r0
ble LL(05)
.align 4
LL(01):
LFD a1, 0 * SIZE(X)
LFD a2, 1 * SIZE(X)
add X, X, INCX
LFD a3, 0 * SIZE(X)
LFD a4, 1 * SIZE(X)
add X, X, INCX
LFD a5, 0 * SIZE(X)
LFD a6, 1 * SIZE(X)
add X, X, INCX
LFD a7, 0 * SIZE(X)
LFD a8, 1 * SIZE(X)
add X, X, INCX
STFD a1, 0 * SIZE(X1)
STFD a2, 1 * SIZE(X1)
STFD a3, 2 * SIZE(X1)
STFD a4, 3 * SIZE(X1)
STFD a5, 4 * SIZE(X1)
STFD a6, 5 * SIZE(X1)
STFD a7, 6 * SIZE(X1)
STFD a8, 7 * SIZE(X1)
addi X1, X1, 8 * SIZE
bdnz+ LL(01)
.align 4
LL(05):
andi. r0, M, 7
mtspr CTR, r0
ble LL(10)
.align 4
LL(06):
LFD a1, 0 * SIZE(X)
LFD a2, 1 * SIZE(X)
STFD a1, 0 * SIZE(X1)
STFD a2, 1 * SIZE(X1)
add X, X, INCX
addi X1, X1, 2 * SIZE
bdnz+ LL(06)
.align 4
LL(10):
srawi. J, N, 1
ble LL(20)
.align 4
LL(11):
LFD alpha1_r, 0 * SIZE(Y)
LFD alpha1_i, 1 * SIZE(Y)
add Y, Y, INCY
LFD alpha2_r, 0 * SIZE(Y)
LFD alpha2_i, 1 * SIZE(Y)
add Y, Y, INCY
FMUL a1, alpha_r, alpha1_r
FMUL a2, alpha_i, alpha1_r
FMUL a3, alpha_r, alpha2_r
FMUL a4, alpha_i, alpha2_r
FMA1 alpha1_r, alpha_i, alpha1_i, a1
FMA2 alpha1_i, alpha_r, alpha1_i, a2
FMA1 alpha2_r, alpha_i, alpha2_i, a3
FMA2 alpha2_i, alpha_r, alpha2_i, a4
mr AO1, A
add AO2, A, LDA
add A, AO2, LDA
mr X1, XX
srawi. r0, M, 3
mtspr CTR, r0
ble LL(15)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 2 * SIZE(AO1)
LFD a4, 3 * SIZE(AO1)
LFD a5, 4 * SIZE(AO1)
LFD a6, 5 * SIZE(AO1)
LFD a7, 6 * SIZE(AO1)
LFD a8, 7 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
LFD y03, 2 * SIZE(X1)
LFD y04, 3 * SIZE(X1)
LFD y05, 4 * SIZE(X1)
LFD y06, 5 * SIZE(X1)
LFD y07, 6 * SIZE(X1)
LFD y08, 7 * SIZE(X1)
LFD a9, 0 * SIZE(AO2)
LFD a10, 1 * SIZE(AO2)
LFD a11, 2 * SIZE(AO2)
LFD a12, 3 * SIZE(AO2)
LFD a13, 4 * SIZE(AO2)
LFD a14, 5 * SIZE(AO2)
LFD a15, 6 * SIZE(AO2)
LFD a16, 7 * SIZE(AO2)
bdz LL(13)
.align 4
LL(12):
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FMADD a9, alpha2_r, y01, a9
FMADD a10, alpha2_r, y02, a10
FMADD a11, alpha2_r, y03, a11
FMADD a12, alpha2_r, y04, a12
FMADD a13, alpha2_r, y05, a13
FMADD a14, alpha2_r, y06, a14
FMADD a15, alpha2_r, y07, a15
FMADD a16, alpha2_r, y08, a16
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
LFD a1, 8 * SIZE(AO1)
LFD a2, 9 * SIZE(AO1)
LFD a3, 10 * SIZE(AO1)
LFD a4, 11 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 4 * SIZE(AO1)
STFD a6, 5 * SIZE(AO1)
STFD a7, 6 * SIZE(AO1)
STFD a8, 7 * SIZE(AO1)
LFD a5, 12 * SIZE(AO1)
LFD a6, 13 * SIZE(AO1)
LFD a7, 14 * SIZE(AO1)
LFD a8, 15 * SIZE(AO1)
FNMSUB a9, alpha2_i, y02, a9
FMADD a10, alpha2_i, y01, a10
FNMSUB a11, alpha2_i, y04, a11
FMADD a12, alpha2_i, y03, a12
LFD y01, 8 * SIZE(X1)
LFD y02, 9 * SIZE(X1)
LFD y03, 10 * SIZE(X1)
LFD y04, 11 * SIZE(X1)
STFD a9, 0 * SIZE(AO2)
STFD a10, 1 * SIZE(AO2)
STFD a11, 2 * SIZE(AO2)
STFD a12, 3 * SIZE(AO2)
LFD a9, 8 * SIZE(AO2)
LFD a10, 9 * SIZE(AO2)
LFD a11, 10 * SIZE(AO2)
LFD a12, 11 * SIZE(AO2)
FNMSUB a13, alpha2_i, y06, a13
FMADD a14, alpha2_i, y05, a14
FNMSUB a15, alpha2_i, y08, a15
FMADD a16, alpha2_i, y07, a16
LFD y05, 12 * SIZE(X1)
LFD y06, 13 * SIZE(X1)
LFD y07, 14 * SIZE(X1)
LFD y08, 15 * SIZE(X1)
STFD a13, 4 * SIZE(AO2)
STFD a14, 5 * SIZE(AO2)
STFD a15, 6 * SIZE(AO2)
STFD a16, 7 * SIZE(AO2)
LFD a13, 12 * SIZE(AO2)
LFD a14, 13 * SIZE(AO2)
LFD a15, 14 * SIZE(AO2)
LFD a16, 15 * SIZE(AO2)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FMADD a9, alpha2_r, y01, a9
FMADD a10, alpha2_r, y02, a10
FMADD a11, alpha2_r, y03, a11
FMADD a12, alpha2_r, y04, a12
FMADD a13, alpha2_r, y05, a13
FMADD a14, alpha2_r, y06, a14
FMADD a15, alpha2_r, y07, a15
FMADD a16, alpha2_r, y08, a16
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 8 * SIZE(AO1)
STFD a2, 9 * SIZE(AO1)
STFD a3, 10 * SIZE(AO1)
STFD a4, 11 * SIZE(AO1)
LFD a1, 16 * SIZE(AO1)
LFD a2, 17 * SIZE(AO1)
LFD a3, 18 * SIZE(AO1)
LFD a4, 19 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 12 * SIZE(AO1)
STFD a6, 13 * SIZE(AO1)
STFD a7, 14 * SIZE(AO1)
STFD a8, 15 * SIZE(AO1)
LFD a5, 20 * SIZE(AO1)
LFD a6, 21 * SIZE(AO1)
LFD a7, 22 * SIZE(AO1)
LFD a8, 23 * SIZE(AO1)
FNMSUB a9, alpha2_i, y02, a9
FMADD a10, alpha2_i, y01, a10
FNMSUB a11, alpha2_i, y04, a11
FMADD a12, alpha2_i, y03, a12
LFD y01, 16 * SIZE(X1)
LFD y02, 17 * SIZE(X1)
LFD y03, 18 * SIZE(X1)
LFD y04, 19 * SIZE(X1)
STFD a9, 8 * SIZE(AO2)
STFD a10, 9 * SIZE(AO2)
STFD a11, 10 * SIZE(AO2)
STFD a12, 11 * SIZE(AO2)
LFD a9, 16 * SIZE(AO2)
LFD a10, 17 * SIZE(AO2)
LFD a11, 18 * SIZE(AO2)
LFD a12, 19 * SIZE(AO2)
FNMSUB a13, alpha2_i, y06, a13
FMADD a14, alpha2_i, y05, a14
FNMSUB a15, alpha2_i, y08, a15
FMADD a16, alpha2_i, y07, a16
LFD y05, 20 * SIZE(X1)
LFD y06, 21 * SIZE(X1)
LFD y07, 22 * SIZE(X1)
LFD y08, 23 * SIZE(X1)
STFD a13, 12 * SIZE(AO2)
STFD a14, 13 * SIZE(AO2)
STFD a15, 14 * SIZE(AO2)
STFD a16, 15 * SIZE(AO2)
LFD a13, 20 * SIZE(AO2)
LFD a14, 21 * SIZE(AO2)
LFD a15, 22 * SIZE(AO2)
LFD a16, 23 * SIZE(AO2)
addi AO1, AO1, 16 * SIZE
addi AO2, AO2, 16 * SIZE
addi X1, X1, 16 * SIZE
DCBT(AO1, PREA)
DCBT(AO2, PREA)
DCBT(Y1, PREY)
bdnz+ LL(12)
.align 4
LL(13):
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FMADD a9, alpha2_r, y01, a9
FMADD a10, alpha2_r, y02, a10
FMADD a11, alpha2_r, y03, a11
FMADD a12, alpha2_r, y04, a12
FMADD a13, alpha2_r, y05, a13
FMADD a14, alpha2_r, y06, a14
FMADD a15, alpha2_r, y07, a15
FMADD a16, alpha2_r, y08, a16
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
LFD a1, 8 * SIZE(AO1)
LFD a2, 9 * SIZE(AO1)
LFD a3, 10 * SIZE(AO1)
LFD a4, 11 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 4 * SIZE(AO1)
STFD a6, 5 * SIZE(AO1)
STFD a7, 6 * SIZE(AO1)
STFD a8, 7 * SIZE(AO1)
LFD a5, 12 * SIZE(AO1)
LFD a6, 13 * SIZE(AO1)
LFD a7, 14 * SIZE(AO1)
LFD a8, 15 * SIZE(AO1)
FNMSUB a9, alpha2_i, y02, a9
FMADD a10, alpha2_i, y01, a10
FNMSUB a11, alpha2_i, y04, a11
FMADD a12, alpha2_i, y03, a12
LFD y01, 8 * SIZE(X1)
LFD y02, 9 * SIZE(X1)
LFD y03, 10 * SIZE(X1)
LFD y04, 11 * SIZE(X1)
STFD a9, 0 * SIZE(AO2)
STFD a10, 1 * SIZE(AO2)
STFD a11, 2 * SIZE(AO2)
STFD a12, 3 * SIZE(AO2)
LFD a9, 8 * SIZE(AO2)
LFD a10, 9 * SIZE(AO2)
LFD a11, 10 * SIZE(AO2)
LFD a12, 11 * SIZE(AO2)
FNMSUB a13, alpha2_i, y06, a13
FMADD a14, alpha2_i, y05, a14
FNMSUB a15, alpha2_i, y08, a15
FMADD a16, alpha2_i, y07, a16
LFD y05, 12 * SIZE(X1)
LFD y06, 13 * SIZE(X1)
LFD y07, 14 * SIZE(X1)
LFD y08, 15 * SIZE(X1)
STFD a13, 4 * SIZE(AO2)
STFD a14, 5 * SIZE(AO2)
STFD a15, 6 * SIZE(AO2)
STFD a16, 7 * SIZE(AO2)
LFD a13, 12 * SIZE(AO2)
LFD a14, 13 * SIZE(AO2)
LFD a15, 14 * SIZE(AO2)
LFD a16, 15 * SIZE(AO2)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FMADD a9, alpha2_r, y01, a9
FMADD a10, alpha2_r, y02, a10
FMADD a11, alpha2_r, y03, a11
FMADD a12, alpha2_r, y04, a12
FMADD a13, alpha2_r, y05, a13
FMADD a14, alpha2_r, y06, a14
FMADD a15, alpha2_r, y07, a15
FMADD a16, alpha2_r, y08, a16
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 8 * SIZE(AO1)
STFD a2, 9 * SIZE(AO1)
STFD a3, 10 * SIZE(AO1)
STFD a4, 11 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 12 * SIZE(AO1)
STFD a6, 13 * SIZE(AO1)
STFD a7, 14 * SIZE(AO1)
STFD a8, 15 * SIZE(AO1)
FNMSUB a9, alpha2_i, y02, a9
FMADD a10, alpha2_i, y01, a10
FNMSUB a11, alpha2_i, y04, a11
FMADD a12, alpha2_i, y03, a12
STFD a9, 8 * SIZE(AO2)
STFD a10, 9 * SIZE(AO2)
STFD a11, 10 * SIZE(AO2)
STFD a12, 11 * SIZE(AO2)
FNMSUB a13, alpha2_i, y06, a13
FMADD a14, alpha2_i, y05, a14
FNMSUB a15, alpha2_i, y08, a15
FMADD a16, alpha2_i, y07, a16
STFD a13, 12 * SIZE(AO2)
STFD a14, 13 * SIZE(AO2)
STFD a15, 14 * SIZE(AO2)
STFD a16, 15 * SIZE(AO2)
addi AO1, AO1, 16 * SIZE
addi AO2, AO2, 16 * SIZE
addi X1, X1, 16 * SIZE
.align 4
LL(15):
andi. r0, M, 7
ble LL(19)
andi. r0, M, 4
ble LL(17)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 2 * SIZE(AO1)
LFD a4, 3 * SIZE(AO1)
LFD a5, 4 * SIZE(AO1)
LFD a6, 5 * SIZE(AO1)
LFD a7, 6 * SIZE(AO1)
LFD a8, 7 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
LFD y03, 2 * SIZE(X1)
LFD y04, 3 * SIZE(X1)
LFD y05, 4 * SIZE(X1)
LFD y06, 5 * SIZE(X1)
LFD y07, 6 * SIZE(X1)
LFD y08, 7 * SIZE(X1)
LFD a9, 0 * SIZE(AO2)
LFD a10, 1 * SIZE(AO2)
LFD a11, 2 * SIZE(AO2)
LFD a12, 3 * SIZE(AO2)
LFD a13, 4 * SIZE(AO2)
LFD a14, 5 * SIZE(AO2)
LFD a15, 6 * SIZE(AO2)
LFD a16, 7 * SIZE(AO2)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FMADD a9, alpha2_r, y01, a9
FMADD a10, alpha2_r, y02, a10
FMADD a11, alpha2_r, y03, a11
FMADD a12, alpha2_r, y04, a12
FMADD a13, alpha2_r, y05, a13
FMADD a14, alpha2_r, y06, a14
FMADD a15, alpha2_r, y07, a15
FMADD a16, alpha2_r, y08, a16
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
FNMSUB a9, alpha2_i, y02, a9
FMADD a10, alpha2_i, y01, a10
FNMSUB a11, alpha2_i, y04, a11
FMADD a12, alpha2_i, y03, a12
FNMSUB a13, alpha2_i, y06, a13
FMADD a14, alpha2_i, y05, a14
FNMSUB a15, alpha2_i, y08, a15
FMADD a16, alpha2_i, y07, a16
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
STFD a5, 4 * SIZE(AO1)
STFD a6, 5 * SIZE(AO1)
STFD a7, 6 * SIZE(AO1)
STFD a8, 7 * SIZE(AO1)
STFD a9, 0 * SIZE(AO2)
STFD a10, 1 * SIZE(AO2)
STFD a11, 2 * SIZE(AO2)
STFD a12, 3 * SIZE(AO2)
STFD a13, 4 * SIZE(AO2)
STFD a14, 5 * SIZE(AO2)
STFD a15, 6 * SIZE(AO2)
STFD a16, 7 * SIZE(AO2)
addi AO1, AO1, 8 * SIZE
addi AO2, AO2, 8 * SIZE
addi X1, X1, 8 * SIZE
.align 4
LL(17):
andi. r0, M, 2
ble LL(18)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 2 * SIZE(AO1)
LFD a4, 3 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
LFD y03, 2 * SIZE(X1)
LFD y04, 3 * SIZE(X1)
LFD a5, 0 * SIZE(AO2)
LFD a6, 1 * SIZE(AO2)
LFD a7, 2 * SIZE(AO2)
LFD a8, 3 * SIZE(AO2)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha2_r, y01, a5
FMADD a6, alpha2_r, y02, a6
FMADD a7, alpha2_r, y03, a7
FMADD a8, alpha2_r, y04, a8
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
FNMSUB a5, alpha2_i, y02, a5
FMADD a6, alpha2_i, y01, a6
FNMSUB a7, alpha2_i, y04, a7
FMADD a8, alpha2_i, y03, a8
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
STFD a5, 0 * SIZE(AO2)
STFD a6, 1 * SIZE(AO2)
STFD a7, 2 * SIZE(AO2)
STFD a8, 3 * SIZE(AO2)
addi AO1, AO1, 4 * SIZE
addi AO2, AO2, 4 * SIZE
addi X1, X1, 4 * SIZE
.align 4
LL(18):
andi. r0, M, 1
ble LL(19)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 0 * SIZE(AO2)
LFD a4, 1 * SIZE(AO2)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha2_r, y01, a3
FMADD a4, alpha2_r, y02, a4
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha2_i, y02, a3
FMADD a4, alpha2_i, y01, a4
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 0 * SIZE(AO2)
STFD a4, 1 * SIZE(AO2)
.align 4
LL(19):
addi J, J, -1
cmpi cr0, 0, J, 0
bgt LL(11)
.align 4
LL(20):
andi. J, N, 1
ble LL(999)
LFD alpha1_r, 0 * SIZE(Y)
LFD alpha1_i, 1 * SIZE(Y)
FMUL a1, alpha_r, alpha1_r
FMUL a2, alpha_i, alpha1_r
FMA1 alpha1_r, alpha_i, alpha1_i, a1
FMA2 alpha1_i, alpha_r, alpha1_i, a2
mr AO1, A
mr X1, XX
srawi. r0, M, 3
mtspr CTR, r0
ble LL(25)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 2 * SIZE(AO1)
LFD a4, 3 * SIZE(AO1)
LFD a5, 4 * SIZE(AO1)
LFD a6, 5 * SIZE(AO1)
LFD a7, 6 * SIZE(AO1)
LFD a8, 7 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
LFD y03, 2 * SIZE(X1)
LFD y04, 3 * SIZE(X1)
LFD y05, 4 * SIZE(X1)
LFD y06, 5 * SIZE(X1)
LFD y07, 6 * SIZE(X1)
LFD y08, 7 * SIZE(X1)
bdz LL(23)
.align 4
LL(22):
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
LFD a1, 8 * SIZE(AO1)
LFD a2, 9 * SIZE(AO1)
LFD a3, 10 * SIZE(AO1)
LFD a4, 11 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 4 * SIZE(AO1)
STFD a6, 5 * SIZE(AO1)
STFD a7, 6 * SIZE(AO1)
STFD a8, 7 * SIZE(AO1)
LFD a5, 12 * SIZE(AO1)
LFD a6, 13 * SIZE(AO1)
LFD a7, 14 * SIZE(AO1)
LFD a8, 15 * SIZE(AO1)
LFD y01, 8 * SIZE(X1)
LFD y02, 9 * SIZE(X1)
LFD y03, 10 * SIZE(X1)
LFD y04, 11 * SIZE(X1)
LFD y05, 12 * SIZE(X1)
LFD y06, 13 * SIZE(X1)
LFD y07, 14 * SIZE(X1)
LFD y08, 15 * SIZE(X1)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FMADD a9, alpha2_r, y01, a9
FMADD a10, alpha2_r, y02, a10
FMADD a11, alpha2_r, y03, a11
FMADD a12, alpha2_r, y04, a12
FMADD a13, alpha2_r, y05, a13
FMADD a14, alpha2_r, y06, a14
FMADD a15, alpha2_r, y07, a15
FMADD a16, alpha2_r, y08, a16
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 8 * SIZE(AO1)
STFD a2, 9 * SIZE(AO1)
STFD a3, 10 * SIZE(AO1)
STFD a4, 11 * SIZE(AO1)
LFD a1, 16 * SIZE(AO1)
LFD a2, 17 * SIZE(AO1)
LFD a3, 18 * SIZE(AO1)
LFD a4, 19 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 12 * SIZE(AO1)
STFD a6, 13 * SIZE(AO1)
STFD a7, 14 * SIZE(AO1)
STFD a8, 15 * SIZE(AO1)
LFD a5, 20 * SIZE(AO1)
LFD a6, 21 * SIZE(AO1)
LFD a7, 22 * SIZE(AO1)
LFD a8, 23 * SIZE(AO1)
LFD y01, 16 * SIZE(X1)
LFD y02, 17 * SIZE(X1)
LFD y03, 18 * SIZE(X1)
LFD y04, 19 * SIZE(X1)
LFD y05, 20 * SIZE(X1)
LFD y06, 21 * SIZE(X1)
LFD y07, 22 * SIZE(X1)
LFD y08, 23 * SIZE(X1)
addi AO1, AO1, 16 * SIZE
addi X1, X1, 16 * SIZE
DCBT(AO1, PREA)
DCBT(Y1, PREY)
bdnz+ LL(22)
.align 4
LL(23):
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
LFD a1, 8 * SIZE(AO1)
LFD a2, 9 * SIZE(AO1)
LFD a3, 10 * SIZE(AO1)
LFD a4, 11 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 4 * SIZE(AO1)
STFD a6, 5 * SIZE(AO1)
STFD a7, 6 * SIZE(AO1)
STFD a8, 7 * SIZE(AO1)
LFD a5, 12 * SIZE(AO1)
LFD a6, 13 * SIZE(AO1)
LFD a7, 14 * SIZE(AO1)
LFD a8, 15 * SIZE(AO1)
LFD y01, 8 * SIZE(X1)
LFD y02, 9 * SIZE(X1)
LFD y03, 10 * SIZE(X1)
LFD y04, 11 * SIZE(X1)
LFD y05, 12 * SIZE(X1)
LFD y06, 13 * SIZE(X1)
LFD y07, 14 * SIZE(X1)
LFD y08, 15 * SIZE(X1)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 8 * SIZE(AO1)
STFD a2, 9 * SIZE(AO1)
STFD a3, 10 * SIZE(AO1)
STFD a4, 11 * SIZE(AO1)
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a5, 12 * SIZE(AO1)
STFD a6, 13 * SIZE(AO1)
STFD a7, 14 * SIZE(AO1)
STFD a8, 15 * SIZE(AO1)
addi AO1, AO1, 16 * SIZE
addi X1, X1, 16 * SIZE
.align 4
LL(25):
andi. r0, M, 7
ble LL(999)
andi. r0, M, 4
ble LL(27)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 2 * SIZE(AO1)
LFD a4, 3 * SIZE(AO1)
LFD a5, 4 * SIZE(AO1)
LFD a6, 5 * SIZE(AO1)
LFD a7, 6 * SIZE(AO1)
LFD a8, 7 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
LFD y03, 2 * SIZE(X1)
LFD y04, 3 * SIZE(X1)
LFD y05, 4 * SIZE(X1)
LFD y06, 5 * SIZE(X1)
LFD y07, 6 * SIZE(X1)
LFD y08, 7 * SIZE(X1)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FMADD a5, alpha1_r, y05, a5
FMADD a6, alpha1_r, y06, a6
FMADD a7, alpha1_r, y07, a7
FMADD a8, alpha1_r, y08, a8
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
FNMSUB a5, alpha1_i, y06, a5
FMADD a6, alpha1_i, y05, a6
FNMSUB a7, alpha1_i, y08, a7
FMADD a8, alpha1_i, y07, a8
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
STFD a5, 4 * SIZE(AO1)
STFD a6, 5 * SIZE(AO1)
STFD a7, 6 * SIZE(AO1)
STFD a8, 7 * SIZE(AO1)
addi AO1, AO1, 8 * SIZE
addi X1, X1, 8 * SIZE
.align 4
LL(27):
andi. r0, M, 2
ble LL(28)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD a3, 2 * SIZE(AO1)
LFD a4, 3 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
LFD y03, 2 * SIZE(X1)
LFD y04, 3 * SIZE(X1)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FMADD a3, alpha1_r, y03, a3
FMADD a4, alpha1_r, y04, a4
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
FNMSUB a3, alpha1_i, y04, a3
FMADD a4, alpha1_i, y03, a4
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
STFD a3, 2 * SIZE(AO1)
STFD a4, 3 * SIZE(AO1)
addi AO1, AO1, 4 * SIZE
addi X1, X1, 4 * SIZE
.align 4
LL(28):
andi. r0, M, 1
ble LL(999)
LFD a1, 0 * SIZE(AO1)
LFD a2, 1 * SIZE(AO1)
LFD y01, 0 * SIZE(X1)
LFD y02, 1 * SIZE(X1)
FMADD a1, alpha1_r, y01, a1
FMADD a2, alpha1_r, y02, a2
FNMSUB a1, alpha1_i, y02, a1
FMADD a2, alpha1_i, y01, a2
STFD a1, 0 * SIZE(AO1)
STFD a2, 1 * SIZE(AO1)
.align 4
LL(999):
li r3, 0
lfd f14, 0(SP)
lfd f15, 8(SP)
lfd f16, 16(SP)
lfd f17, 24(SP)
lfd f18, 32(SP)
lfd f19, 40(SP)
lfd f20, 48(SP)
lfd f21, 56(SP)
lfd f22, 64(SP)
lfd f23, 72(SP)
lfd f24, 80(SP)
lfd f25, 88(SP)
lfd f26, 96(SP)
lfd f27, 104(SP)
lfd f28, 112(SP)
lfd f29, 120(SP)
lfd f30, 128(SP)
lfd f31, 136(SP)
#ifdef __64BIT__
ld r14, 144(SP)
ld r15, 152(SP)
ld r16, 160(SP)
ld r17, 168(SP)
ld r18, 176(SP)
ld r19, 184(SP)
ld r20, 192(SP)
ld r21, 200(SP)
ld r22, 208(SP)
ld r23, 216(SP)
ld r24, 224(SP)
ld r25, 232(SP)
ld r26, 240(SP)
ld r27, 248(SP)
#else
lwz r14, 144(SP)
lwz r15, 148(SP)
lwz r16, 152(SP)
lwz r17, 156(SP)
lwz r18, 160(SP)
lwz r19, 164(SP)
lwz r20, 168(SP)
lwz r21, 172(SP)
lwz r22, 176(SP)
lwz r23, 180(SP)
lwz r24, 184(SP)
lwz r25, 188(SP)
lwz r26, 192(SP)
lwz r27, 196(SP)
#endif
addi SP, SP, STACKSIZE
blr
EPILOGUE
#endif
|