diff options
author | Jia Liu <proljc@gmail.com> | 2012-07-20 15:50:39 +0800 |
---|---|---|
committer | Blue Swirl <blauwirbel@gmail.com> | 2012-07-27 21:12:55 +0000 |
commit | e67db06e9f6d7e514ee2a9b9b769ecd42977f6fb (patch) | |
tree | f88e6d688b8435d6038328b5e75cc078f4c77e05 /target-openrisc/mmu.c | |
parent | a21143486b9c6d7a50b7b62877c02b3c686943cb (diff) | |
download | qemu-e67db06e9f6d7e514ee2a9b9b769ecd42977f6fb.tar.gz qemu-e67db06e9f6d7e514ee2a9b9b769ecd42977f6fb.tar.bz2 qemu-e67db06e9f6d7e514ee2a9b9b769ecd42977f6fb.zip |
target-or32: Add target stubs and QOM cpu
Add OpenRISC target stubs, QOM cpu and basic machine.
Signed-off-by: Jia Liu <proljc@gmail.com>
Signed-off-by: Blue Swirl <blauwirbel@gmail.com>
Diffstat (limited to 'target-openrisc/mmu.c')
-rw-r--r-- | target-openrisc/mmu.c | 39 |
1 files changed, 39 insertions, 0 deletions
diff --git a/target-openrisc/mmu.c b/target-openrisc/mmu.c new file mode 100644 index 0000000000..1a72aaaf30 --- /dev/null +++ b/target-openrisc/mmu.c @@ -0,0 +1,39 @@ +/* + * OpenRISC MMU. + * + * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com> + * Zhizhou Zhang <etouzh@gmail.com> + * + * This library is free software; you can redistribute it and/or + * modify it under the terms of the GNU Lesser General Public + * License as published by the Free Software Foundation; either + * version 2 of the License, or (at your option) any later version. + * + * This library is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU + * Lesser General Public License for more details. + * + * You should have received a copy of the GNU Lesser General Public + * License along with this library; if not, see <http://www.gnu.org/licenses/>. + */ + +#include "cpu.h" +#include "qemu-common.h" +#include "gdbstub.h" +#include "host-utils.h" +#ifndef CONFIG_USER_ONLY +#include "hw/loader.h" +#endif + +#ifndef CONFIG_USER_ONLY +target_phys_addr_t cpu_get_phys_page_debug(CPUOpenRISCState *env, + target_ulong addr) +{ + return addr; +} + +void cpu_openrisc_mmu_init(OpenRISCCPU *cpu) +{ +} +#endif |