summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorBlue Swirl <blauwirbel@gmail.com>2009-07-15 14:41:54 +0000
committerBlue Swirl <blauwirbel@gmail.com>2009-07-15 14:41:54 +0000
commitf64ab228b8464246fad7fdb5669911513b9a695d (patch)
treeee031e1ff850c91ff9a7261cc785e5964d111ba4
parentc70c59eeecf11fe0cfb64aa0165e188bbc41ae96 (diff)
downloadqemu-f64ab228b8464246fad7fdb5669911513b9a695d.tar.gz
qemu-f64ab228b8464246fad7fdb5669911513b9a695d.tar.bz2
qemu-f64ab228b8464246fad7fdb5669911513b9a695d.zip
Convert fdc to qdev
Signed-off-by: Blue Swirl <blauwirbel@gmail.com>
-rw-r--r--hw/fdc.c93
1 files changed, 70 insertions, 23 deletions
diff --git a/hw/fdc.c b/hw/fdc.c
index 311e7cb7ee..3959b112ef 100644
--- a/hw/fdc.c
+++ b/hw/fdc.c
@@ -26,11 +26,13 @@
* The controller is used in Sun4m systems in a slightly different
* way. There are changes in DOR register and DMA is not available.
*/
+
#include "hw.h"
#include "fdc.h"
#include "block.h"
#include "qemu-timer.h"
#include "isa.h"
+#include "sysbus.h"
/********************************************************/
/* debug Floppy devices */
@@ -468,6 +470,7 @@ enum {
#define FD_FORMAT_CMD(state) ((state) & FD_STATE_FORMAT)
struct fdctrl_t {
+ SysBusDevice busdev;
/* Controller's identification */
uint8_t version;
/* HW */
@@ -1849,11 +1852,10 @@ static void fdctrl_result_timer(void *opaque)
}
/* Init functions */
-static fdctrl_t *fdctrl_init_common (qemu_irq irq, int dma_chann,
- target_phys_addr_t io_base,
- BlockDriverState **fds)
+static void fdctrl_init_common (fdctrl_t *fdctrl, int dma_chann,
+ target_phys_addr_t io_base,
+ BlockDriverState **fds)
{
- fdctrl_t *fdctrl;
int i, j;
/* Fill 'command_to_handler' lookup table */
@@ -1865,13 +1867,11 @@ static fdctrl_t *fdctrl_init_common (qemu_irq irq, int dma_chann,
}
FLOPPY_DPRINTF("init controller\n");
- fdctrl = qemu_mallocz(sizeof(fdctrl_t));
fdctrl->fifo = qemu_memalign(512, FD_SECTOR_LEN);
fdctrl->result_timer = qemu_new_timer(vm_clock,
fdctrl_result_timer, fdctrl);
fdctrl->version = 0x90; /* Intel 82078 controller */
- fdctrl->irq = irq;
fdctrl->dma_chann = dma_chann;
fdctrl->io_base = io_base;
fdctrl->config = FD_CONFIG_EIS | FD_CONFIG_EFIFO; /* Implicit seek, polling & FIFO enabled */
@@ -1887,24 +1887,26 @@ static fdctrl_t *fdctrl_init_common (qemu_irq irq, int dma_chann,
for (i = 0; i < MAX_FD; i++) {
fd_revalidate(&fdctrl->drives[i]);
}
-
- return fdctrl;
}
fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
target_phys_addr_t io_base,
BlockDriverState **fds)
{
+ DeviceState *dev;
+ SysBusDevice *s;
fdctrl_t *fdctrl;
- int io_mem;
-
- fdctrl = fdctrl_init_common(irq, dma_chann, io_base, fds);
- fdctrl->sun4m = 0;
+ dev = qdev_create(NULL, "fdc");
+ qdev_set_prop_int(dev, "strict_io", 0);
+ qdev_set_prop_int(dev, "mem_mapped", mem_mapped);
+ qdev_set_prop_int(dev, "sun4m", 0);
+ qdev_init(dev);
+ s = sysbus_from_qdev(dev);
+ sysbus_connect_irq(s, 0, irq);
+ fdctrl = FROM_SYSBUS(fdctrl_t, s);
if (mem_mapped) {
- io_mem = cpu_register_io_memory(fdctrl_mem_read, fdctrl_mem_write,
- fdctrl);
- cpu_register_physical_memory(io_base, 0x08, io_mem);
+ sysbus_mmio_map(s, 0, io_base);
} else {
register_ioport_read((uint32_t)io_base + 0x01, 5, 1,
&fdctrl_read_port, fdctrl);
@@ -1916,22 +1918,67 @@ fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
&fdctrl_write_port, fdctrl);
}
+ fdctrl_init_common(fdctrl, dma_chann, io_base, fds);
+
return fdctrl;
}
fdctrl_t *sun4m_fdctrl_init (qemu_irq irq, target_phys_addr_t io_base,
BlockDriverState **fds, qemu_irq *fdc_tc)
{
+ DeviceState *dev;
+ SysBusDevice *s;
fdctrl_t *fdctrl;
- int io_mem;
- fdctrl = fdctrl_init_common(irq, -1, io_base, fds);
- fdctrl->sun4m = 1;
- io_mem = cpu_register_io_memory(fdctrl_mem_read_strict,
- fdctrl_mem_write_strict,
- fdctrl);
- cpu_register_physical_memory(io_base, 0x08, io_mem);
- *fdc_tc = *qemu_allocate_irqs(fdctrl_handle_tc, fdctrl, 1);
+ dev = qdev_create(NULL, "fdc");
+ qdev_set_prop_int(dev, "strict_io", 1);
+ qdev_set_prop_int(dev, "mem_mapped", 1);
+ qdev_set_prop_int(dev, "sun4m", 1);
+ qdev_init(dev);
+ s = sysbus_from_qdev(dev);
+ sysbus_connect_irq(s, 0, irq);
+ sysbus_mmio_map(s, 0, io_base);
+ *fdc_tc = qdev_get_gpio_in(dev, 0);
+
+ fdctrl = FROM_SYSBUS(fdctrl_t, s);
+ fdctrl_init_common(fdctrl, -1, io_base, fds);
return fdctrl;
}
+
+static void fdc_init1(SysBusDevice *dev)
+{
+ fdctrl_t *s = FROM_SYSBUS(fdctrl_t, dev);
+ int io;
+
+ sysbus_init_irq(dev, &s->irq);
+ qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
+ if (qdev_get_prop_int(&dev->qdev, "strict_io", 0)) {
+ io = cpu_register_io_memory(fdctrl_mem_read_strict,
+ fdctrl_mem_write_strict, s);
+ } else {
+ io = cpu_register_io_memory(fdctrl_mem_read, fdctrl_mem_write, s);
+ }
+ sysbus_init_mmio(dev, 0x08, io);
+}
+
+
+static SysBusDeviceInfo fdc_info = {
+ .init = fdc_init1,
+ .qdev.name = "fdc",
+ .qdev.size = sizeof(fdctrl_t),
+ .qdev.props = (DevicePropList[]) {
+ {.name = "io_base", .type = PROP_TYPE_INT},
+ {.name = "strict_io", .type = PROP_TYPE_INT},
+ {.name = "mem_mapped", .type = PROP_TYPE_INT},
+ {.name = "sun4m", .type = PROP_TYPE_INT},
+ {.name = NULL}
+ }
+};
+
+static void fdc_register_devices(void)
+{
+ sysbus_register_withprop(&fdc_info);
+}
+
+device_init(fdc_register_devices)