summaryrefslogtreecommitdiff
path: root/insns.dat
blob: 3de75d5c3d49e786e4daa27b742ad7b09c9ac0be (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
; insns.dat    table of instructions for the Netwide Assembler
;
; The Netwide Assembler is copyright (C) 1996 Simon Tatham and
; Julian Hall. All rights reserved. The software is
; redistributable under the license given in the file "LICENSE"
; distributed in the NASM archive.
;
; Format of file: All four fields must be present on every functional
; line. Hence `void' for no-operand instructions, and `\0' for such
; as EQU. If the last three fields are all `ignore', no action is
; taken except to register the opcode as being present.
;
; For a detailed description of the code string (third field), please
; see the comment at the top of assemble.c.  For a detailed description
; of the flags (fourth field), please see insns.h.
;
; Comments with a pound sign after the semicolon generate section
; subheaders in the NASM documentation.


;# Special instructions...
DB		ignore				ignore						ignore
DW		ignore				ignore						ignore
DD		ignore				ignore						ignore
DQ		ignore				ignore						ignore
DT		ignore				ignore						ignore
DO		ignore				ignore						ignore
DY		ignore				ignore						ignore
RESB		imm				\340						8086
RESW		ignore				ignore						ignore
RESD		ignore				ignore						ignore
RESQ		ignore				ignore						ignore
REST		ignore				ignore						ignore
RESO		ignore				ignore						ignore
RESY		ignore				ignore						ignore

;# Conventional instructions
AAA		void				\1\x37						8086,NOLONG
AAD		void				\2\xD5\x0A					8086,NOLONG
AAD		imm				\1\xD5\24					8086,SB,NOLONG
AAM		void				\2\xD4\x0A					8086,NOLONG
AAM		imm				\1\xD4\24					8086,SB,NOLONG
AAS		void				\1\x3F						8086,NOLONG
ADC		mem,reg8			\1\x10\101					8086,SM
ADC		reg8,reg8			\1\x10\101					8086
ADC		mem,reg16			\320\1\x11\101					8086,SM
ADC		reg16,reg16			\320\1\x11\101					8086
ADC		mem,reg32			\321\1\x11\101					386,SM
ADC		reg32,reg32			\321\1\x11\101					386
ADC		mem,reg64			\324\1\x11\101					X64,SM
ADC		reg64,reg64			\324\1\x11\101					X64
ADC		reg8,mem			\1\x12\110					8086,SM
ADC		reg8,reg8			\1\x12\110					8086
ADC		reg16,mem			\320\1\x13\110					8086,SM
ADC		reg16,reg16			\320\1\x13\110					8086
ADC		reg32,mem			\321\1\x13\110					386,SM
ADC		reg32,reg32			\321\1\x13\110					386
ADC		reg64,mem			\324\1\x13\110					X64,SM
ADC		reg64,reg64			\324\1\x13\110					X64
ADC		rm16,imm8			\320\1\x83\202\275				8086
ADC		rm32,imm8			\321\1\x83\202\275				386
ADC		rm64,imm8			\324\1\x83\202\275				X64
ADC		reg_al,imm			\1\x14\21					8086,SM
ADC		reg_ax,sbyte16			\320\1\x83\202\275				8086,SM
ADC		reg_ax,imm			\320\1\x15\31					8086,SM
ADC		reg_eax,sbyte32			\321\1\x83\202\275				386,SM
ADC		reg_eax,imm			\321\1\x15\41					386,SM
ADC		reg_rax,sbyte64			\324\1\x83\202\275				X64,SM
ADC		reg_rax,imm			\324\1\x15\255					X64,SM
ADC		rm8,imm				\1\x80\202\21					8086,SM
ADC		rm16,imm			\320\145\x81\202\141				8086,SM
ADC		rm32,imm			\321\155\x81\202\151				386,SM
ADC		rm64,imm			\324\155\x81\202\251				X64,SM
ADC		mem,imm8			\1\x80\202\21					8086,SM
ADC		mem,imm16			\320\145\x81\202\141				8086,SM
ADC		mem,imm32			\321\155\x81\202\151				386,SM
ADD		mem,reg8			\1\x00\101					8086,SM
ADD		reg8,reg8			\1\x00\101					8086
ADD		mem,reg16			\320\1\x01\101					8086,SM
ADD		reg16,reg16			\320\1\x01\101					8086
ADD		mem,reg32			\321\1\x01\101					386,SM
ADD		reg32,reg32			\321\1\x01\101					386
ADD		mem,reg64			\324\1\x01\101					X64,SM
ADD		reg64,reg64			\324\1\x01\101					X64
ADD		reg8,mem			\1\x02\110					8086,SM
ADD		reg8,reg8			\1\x02\110					8086
ADD		reg16,mem			\320\1\x03\110					8086,SM
ADD		reg16,reg16			\320\1\x03\110					8086
ADD		reg32,mem			\321\1\x03\110					386,SM
ADD		reg32,reg32			\321\1\x03\110					386
ADD		reg64,mem			\324\1\x03\110					X64,SM
ADD		reg64,reg64			\324\1\x03\110					X64
ADD		rm16,imm8			\320\1\x83\200\275				8086
ADD		rm32,imm8			\321\1\x83\200\275				386
ADD		rm64,imm8			\324\1\x83\200\275				X64
ADD		reg_al,imm			\1\x04\21					8086,SM
ADD		reg_ax,sbyte16			\320\1\x83\200\275				8086,SM
ADD		reg_ax,imm			\320\1\x05\31					8086,SM
ADD		reg_eax,sbyte32			\321\1\x83\200\275				386,SM
ADD		reg_eax,imm			\321\1\x05\41					386,SM
ADD		reg_rax,sbyte64			\324\1\x83\200\275				X64,SM
ADD		reg_rax,imm			\324\1\x05\255					X64,SM
ADD		rm8,imm				\1\x80\200\21					8086,SM
ADD		rm16,imm			\320\145\x81\200\141				8086,SM
ADD		rm32,imm			\321\155\x81\200\151				386,SM
ADD		rm64,imm			\324\155\x81\200\251				X64,SM
ADD		mem,imm8			\1\x80\200\21					8086,SM
ADD		mem,imm16			\320\145\x81\200\141				8086,SM
ADD		mem,imm32			\321\155\x81\200\151				386,SM
AND		mem,reg8			\1\x20\101					8086,SM
AND		reg8,reg8			\1\x20\101					8086
AND		mem,reg16			\320\1\x21\101					8086,SM
AND		reg16,reg16			\320\1\x21\101					8086
AND		mem,reg32			\321\1\x21\101					386,SM
AND		reg32,reg32			\321\1\x21\101					386
AND		mem,reg64			\324\1\x21\101					X64,SM
AND		reg64,reg64			\324\1\x21\101					X64
AND		reg8,mem			\1\x22\110					8086,SM
AND		reg8,reg8			\1\x22\110					8086
AND		reg16,mem			\320\1\x23\110					8086,SM
AND		reg16,reg16			\320\1\x23\110					8086
AND		reg32,mem			\321\1\x23\110					386,SM
AND		reg32,reg32			\321\1\x23\110					386
AND		reg64,mem			\324\1\x23\110					X64,SM
AND		reg64,reg64			\324\1\x23\110					X64
AND		rm16,imm8			\320\1\x83\204\275				8086
AND		rm32,imm8			\321\1\x83\204\275				386
AND		rm64,imm8			\324\1\x83\204\275				X64
AND		reg_al,imm			\1\x24\21					8086,SM
AND		reg_ax,sbyte16			\320\1\x83\204\275				8086,SM
AND		reg_ax,imm			\320\1\x25\31					8086,SM
AND		reg_eax,sbyte32			\321\1\x83\204\275				386,SM
AND		reg_eax,imm			\321\1\x25\41					386,SM
AND		reg_rax,sbyte64			\324\1\x83\204\275				X64,SM
AND		reg_rax,imm			\324\1\x25\255					X64,SM
AND		rm8,imm				\1\x80\204\21					8086,SM
AND		rm16,imm			\320\145\x81\204\141				8086,SM
AND		rm32,imm			\321\155\x81\204\151				386,SM
AND		rm64,imm			\324\155\x81\204\251				X64,SM
AND		mem,imm8			\1\x80\204\21					8086,SM
AND		mem,imm16			\320\145\x81\204\141				8086,SM
AND		mem,imm32			\321\155\x81\204\151				386,SM
ARPL		mem,reg16			\1\x63\101					286,PROT,SM,NOLONG
ARPL		reg16,reg16			\1\x63\101					286,PROT,NOLONG
BB0_RESET	void				\2\x0F\x3A					PENT,CYRIX,ND
BB1_RESET	void				\2\x0F\x3B					PENT,CYRIX,ND
BOUND		reg16,mem			\320\1\x62\110					186,NOLONG
BOUND		reg32,mem			\321\1\x62\110					386,NOLONG
BSF		reg16,mem			\320\2\x0F\xBC\110				386,SM
BSF		reg16,reg16			\320\2\x0F\xBC\110				386
BSF		reg32,mem			\321\2\x0F\xBC\110				386,SM
BSF		reg32,reg32			\321\2\x0F\xBC\110				386
BSF		reg64,mem			\324\2\x0F\xBC\110				X64,SM
BSF		reg64,reg64			\324\2\x0F\xBC\110				X64
BSR		reg16,mem			\320\2\x0F\xBD\110				386,SM
BSR		reg16,reg16			\320\2\x0F\xBD\110				386
BSR		reg32,mem			\321\2\x0F\xBD\110				386,SM
BSR		reg32,reg32			\321\2\x0F\xBD\110				386
BSR		reg64,mem			\324\2\x0F\xBD\110				X64,SM
BSR		reg64,reg64			\324\2\x0F\xBD\110				X64
BSWAP		reg32				\321\1\x0F\10\xC8				486
BSWAP		reg64				\324\1\x0F\10\xC8				X64
BT		mem,reg16			\320\2\x0F\xA3\101				386,SM
BT		reg16,reg16			\320\2\x0F\xA3\101				386
BT		mem,reg32			\321\2\x0F\xA3\101				386,SM
BT		reg32,reg32			\321\2\x0F\xA3\101				386
BT		mem,reg64			\324\2\x0F\xA3\101				X64,SM
BT		reg64,reg64			\324\2\x0F\xA3\101				X64
BT		rm16,imm			\320\2\x0F\xBA\204\25				386,SB
BT		rm32,imm			\321\2\x0F\xBA\204\25				386,SB
BT		rm64,imm			\324\2\x0F\xBA\204\25				X64,SB
BTC		mem,reg16			\320\2\x0F\xBB\101				386,SM
BTC		reg16,reg16			\320\2\x0F\xBB\101				386
BTC		mem,reg32			\321\2\x0F\xBB\101				386,SM
BTC		reg32,reg32			\321\2\x0F\xBB\101				386
BTC		mem,reg64			\324\2\x0F\xBB\101				X64,SM
BTC		reg64,reg64			\324\2\x0F\xBB\101				X64
BTC		rm16,imm			\320\2\x0F\xBA\207\25				386,SB
BTC		rm32,imm			\321\2\x0F\xBA\207\25				386,SB
BTC		rm64,imm			\324\2\x0F\xBA\207\25				X64,SB
BTR		mem,reg16			\320\2\x0F\xB3\101				386,SM
BTR		reg16,reg16			\320\2\x0F\xB3\101				386
BTR		mem,reg32			\321\2\x0F\xB3\101				386,SM
BTR		reg32,reg32			\321\2\x0F\xB3\101				386
BTR		mem,reg64			\324\2\x0F\xB3\101				X64,SM
BTR		reg64,reg64			\324\2\x0F\xB3\101				X64
BTR		rm16,imm			\320\2\x0F\xBA\206\25				386,SB
BTR		rm32,imm			\321\2\x0F\xBA\206\25				386,SB
BTR		rm64,imm			\324\2\x0F\xBA\206\25				X64,SB
BTS		mem,reg16			\320\2\x0F\xAB\101				386,SM
BTS		reg16,reg16			\320\2\x0F\xAB\101				386
BTS		mem,reg32			\321\2\x0F\xAB\101				386,SM
BTS		reg32,reg32			\321\2\x0F\xAB\101				386
BTS		mem,reg64			\324\2\x0F\xAB\101				X64,SM
BTS		reg64,reg64			\324\2\x0F\xAB\101				X64
BTS		rm16,imm			\320\2\x0F\xBA\205\25				386,SB
BTS		rm32,imm			\321\2\x0F\xBA\205\25				386,SB
BTS		rm64,imm			\324\2\x0F\xBA\205\25				X64,SB
CALL		imm				\322\1\xE8\64					8086
CALL		imm|near			\322\1\xE8\64					8086
CALL		imm|far				\322\1\x9A\34\74				8086,ND,NOLONG
CALL		imm16				\320\1\xE8\64					8086
CALL		imm16|near			\320\1\xE8\64					8086
CALL		imm16|far			\320\1\x9A\34\74				8086,ND,NOLONG
CALL		imm32				\321\1\xE8\64					386
CALL		imm32|near			\321\1\xE8\64					386
CALL		imm32|far			\321\1\x9A\34\74				386,ND,NOLONG
CALL		imm:imm				\322\1\x9A\35\30				8086,NOLONG
CALL		imm16:imm			\320\1\x9A\31\30				8086,NOLONG
CALL		imm:imm16			\320\1\x9A\31\30				8086,NOLONG
CALL		imm32:imm			\321\1\x9A\41\30				386,NOLONG
CALL		imm:imm32			\321\1\x9A\41\30				386,NOLONG
CALL		mem|far				\322\1\xFF\203					8086,NOLONG
CALL		mem|far				\324\1\xFF\203					X64
CALL		mem16|far			\320\1\xFF\203					8086
CALL		mem32|far			\321\1\xFF\203					386
CALL		mem64|far			\324\1\xFF\203					X64
CALL		mem|near			\322\1\xFF\202					8086
CALL		mem16|near			\320\1\xFF\202					8086
CALL		mem32|near			\321\1\xFF\202					386,NOLONG
CALL		mem64|near			\324\1\xFF\202					X64
CALL		reg16				\320\1\xFF\202					8086
CALL		reg32				\321\1\xFF\202					386,NOLONG
CALL		reg64				\323\1\xFF\202					X64
CALL		mem				\322\1\xFF\202					8086
CALL		mem16				\320\1\xFF\202					8086
CALL		mem32				\321\1\xFF\202					386,NOLONG
CALL		mem64				\323\1\xFF\202					X64
CBW		void				\320\1\x98					8086
CDQ		void				\321\1\x99					386
CDQE		void				\324\1\x98					X64
CLC		void				\1\xF8						8086
CLD		void				\1\xFC						8086
CLGI		void				\3\x0F\x01\xDD					X64,AMD
CLI		void				\1\xFA						8086
CLTS		void				\2\x0F\x06					286,PRIV
CMC		void				\1\xF5						8086
CMP		mem,reg8			\1\x38\101					8086,SM
CMP		reg8,reg8			\1\x38\101					8086
CMP		mem,reg16			\320\1\x39\101					8086,SM
CMP		reg16,reg16			\320\1\x39\101					8086
CMP		mem,reg32			\321\1\x39\101					386,SM
CMP		reg32,reg32			\321\1\x39\101					386
CMP		mem,reg64			\324\1\x39\101					X64,SM
CMP		reg64,reg64			\324\1\x39\101					X64
CMP		reg8,mem			\1\x3A\110					8086,SM
CMP		reg8,reg8			\1\x3A\110					8086
CMP		reg16,mem			\320\1\x3B\110					8086,SM
CMP		reg16,reg16			\320\1\x3B\110					8086
CMP		reg32,mem			\321\1\x3B\110					386,SM
CMP		reg32,reg32			\321\1\x3B\110					386
CMP		reg64,mem			\324\1\x3B\110					X64,SM
CMP		reg64,reg64			\324\1\x3B\110					X64
CMP		rm16,imm8			\320\1\x83\207\275				8086
CMP		rm32,imm8			\321\1\x83\207\275				386
CMP		rm64,imm8			\324\1\x83\207\275				X64
CMP		reg_al,imm			\1\x3C\21					8086,SM
CMP		reg_ax,sbyte16			\320\1\x83\207\275				8086,SM
CMP		reg_ax,imm			\320\1\x3D\31					8086,SM
CMP		reg_eax,sbyte32			\321\1\x83\207\275				386,SM
CMP		reg_eax,imm			\321\1\x3D\41					386,SM
CMP		reg_rax,sbyte64			\324\1\x83\207\275				X64,SM
CMP		reg_rax,imm			\324\1\x3D\255					X64,SM
CMP		rm8,imm				\1\x80\207\21					8086,SM
CMP		rm16,imm			\320\145\x81\207\141				8086,SM
CMP		rm32,imm			\321\155\x81\207\151				386,SM
CMP		rm64,imm			\324\155\x81\207\251				X64,SM
CMP		mem,imm8			\1\x80\207\21					8086,SM
CMP		mem,imm16			\320\145\x81\207\141				8086,SM
CMP		mem,imm32			\321\155\x81\207\151				386,SM
CMPSB		void				\335\1\xA6					8086
CMPSD		void				\335\321\1\xA7					386
CMPSQ		void				\335\324\1\xA7					X64
CMPSW		void				\335\320\1\xA7					8086
CMPXCHG		mem,reg8			\2\x0F\xB0\101					PENT,SM
CMPXCHG		reg8,reg8			\2\x0F\xB0\101					PENT
CMPXCHG		mem,reg16			\320\2\x0F\xB1\101				PENT,SM
CMPXCHG		reg16,reg16			\320\2\x0F\xB1\101				PENT
CMPXCHG		mem,reg32			\321\2\x0F\xB1\101				PENT,SM
CMPXCHG		reg32,reg32			\321\2\x0F\xB1\101				PENT
CMPXCHG		mem,reg64			\324\2\x0F\xB1\101				X64,SM
CMPXCHG		reg64,reg64			\324\2\x0F\xB1\101				X64
CMPXCHG486	mem,reg8			\2\x0F\xA6\101					486,SM,UNDOC,ND
CMPXCHG486	reg8,reg8			\2\x0F\xA6\101					486,UNDOC,ND
CMPXCHG486	mem,reg16			\320\2\x0F\xA7\101				486,SM,UNDOC,ND
CMPXCHG486	reg16,reg16			\320\2\x0F\xA7\101				486,UNDOC,ND
CMPXCHG486	mem,reg32			\321\2\x0F\xA7\101				486,SM,UNDOC,ND
CMPXCHG486	reg32,reg32			\321\2\x0F\xA7\101				486,UNDOC,ND
CMPXCHG8B	mem				\2\x0F\xC7\201					PENT
CMPXCHG16B	mem				\324\2\x0F\xC7\201				X64
CPUID		void				\2\x0F\xA2					PENT
CPU_READ	void				\2\x0F\x3D					PENT,CYRIX
CPU_WRITE	void				\2\x0F\x3C					PENT,CYRIX
CQO		void				\324\1\x99					X64
CWD		void				\320\1\x99					8086
CWDE		void				\321\1\x98					386
DAA		void				\1\x27						8086,NOLONG
DAS		void				\1\x2F						8086,NOLONG
DEC		reg16				\320\10\x48					8086,NOLONG
DEC		reg32				\321\10\x48					386,NOLONG
DEC		rm8				\1\xFE\201					8086
DEC		rm16				\320\1\xFF\201					8086
DEC		rm32				\321\1\xFF\201					386
DEC		rm64				\324\1\xFF\201					X64
DIV		rm8				\1\xF6\206					8086
DIV		rm16				\320\1\xF7\206					8086
DIV		rm32				\321\1\xF7\206					386
DIV		rm64				\324\1\xF7\206					X64
DMINT		void				\2\x0F\x39					P6,CYRIX
EMMS		void				\2\x0F\x77					PENT,MMX
ENTER		imm,imm				\1\xC8\30\25					186
EQU		imm				\0						8086
EQU		imm:imm				\0						8086
F2XM1		void				\2\xD9\xF0					8086,FPU
FABS		void				\2\xD9\xE1					8086,FPU
FADD		mem32				\1\xD8\200					8086,FPU
FADD		mem64				\1\xDC\200					8086,FPU
FADD		fpureg|to			\1\xDC\10\xC0					8086,FPU
FADD		fpureg				\1\xD8\10\xC0					8086,FPU
FADD		fpureg,fpu0			\1\xDC\10\xC0					8086,FPU
FADD		fpu0,fpureg			\1\xD8\11\xC0					8086,FPU
FADD		void				\2\xDE\xC1					8086,FPU,ND
FADDP		fpureg				\1\xDE\10\xC0					8086,FPU
FADDP		fpureg,fpu0			\1\xDE\10\xC0					8086,FPU
FADDP		void				\2\xDE\xC1					8086,FPU,ND
FBLD		mem80				\1\xDF\204					8086,FPU
FBLD		mem				\1\xDF\204					8086,FPU
FBSTP		mem80				\1\xDF\206					8086,FPU
FBSTP		mem				\1\xDF\206					8086,FPU
FCHS		void				\2\xD9\xE0					8086,FPU
FCLEX		void				\341\2\xDB\xE2					8086,FPU
FCMOVB		fpureg				\1\xDA\10\xC0					P6,FPU
FCMOVB		fpu0,fpureg			\1\xDA\11\xC0					P6,FPU
FCMOVB		void				\2\xDA\xC1					P6,FPU,ND
FCMOVBE		fpureg				\1\xDA\10\xD0					P6,FPU
FCMOVBE		fpu0,fpureg			\1\xDA\11\xD0					P6,FPU
FCMOVBE		void				\2\xDA\xD1					P6,FPU,ND
FCMOVE		fpureg				\1\xDA\10\xC8					P6,FPU
FCMOVE		fpu0,fpureg			\1\xDA\11\xC8					P6,FPU
FCMOVE		void				\2\xDA\xC9					P6,FPU,ND
FCMOVNB		fpureg				\1\xDB\10\xC0					P6,FPU
FCMOVNB		fpu0,fpureg			\1\xDB\11\xC0					P6,FPU
FCMOVNB		void				\2\xDB\xC1					P6,FPU,ND
FCMOVNBE	fpureg				\1\xDB\10\xD0					P6,FPU
FCMOVNBE	fpu0,fpureg			\1\xDB\11\xD0					P6,FPU
FCMOVNBE	void				\2\xDB\xD1					P6,FPU,ND
FCMOVNE		fpureg				\1\xDB\10\xC8					P6,FPU
FCMOVNE		fpu0,fpureg			\1\xDB\11\xC8					P6,FPU
FCMOVNE		void				\2\xDB\xC9					P6,FPU,ND
FCMOVNU		fpureg				\1\xDB\10\xD8					P6,FPU
FCMOVNU		fpu0,fpureg			\1\xDB\11\xD8					P6,FPU
FCMOVNU		void				\2\xDB\xD9					P6,FPU,ND
FCMOVU		fpureg				\1\xDA\10\xD8					P6,FPU
FCMOVU		fpu0,fpureg			\1\xDA\11\xD8					P6,FPU
FCMOVU		void				\2\xDA\xD9					P6,FPU,ND
FCOM		mem32				\1\xD8\202					8086,FPU
FCOM		mem64				\1\xDC\202					8086,FPU
FCOM		fpureg				\1\xD8\10\xD0					8086,FPU
FCOM		fpu0,fpureg			\1\xD8\11\xD0					8086,FPU
FCOM		void				\2\xD8\xD1					8086,FPU,ND
FCOMI		fpureg				\1\xDB\10\xF0					P6,FPU
FCOMI		fpu0,fpureg			\1\xDB\11\xF0					P6,FPU
FCOMI		void				\2\xDB\xF1					P6,FPU,ND
FCOMIP		fpureg				\1\xDF\10\xF0					P6,FPU
FCOMIP		fpu0,fpureg			\1\xDF\11\xF0					P6,FPU
FCOMIP		void				\2\xDF\xF1					P6,FPU,ND
FCOMP		mem32				\1\xD8\203					8086,FPU
FCOMP		mem64				\1\xDC\203					8086,FPU
FCOMP		fpureg				\1\xD8\10\xD8					8086,FPU
FCOMP		fpu0,fpureg			\1\xD8\11\xD8					8086,FPU
FCOMP		void				\2\xD8\xD9					8086,FPU,ND
FCOMPP		void				\2\xDE\xD9					8086,FPU
FCOS		void				\2\xD9\xFF					386,FPU
FDECSTP		void				\2\xD9\xF6					8086,FPU
FDISI		void				\341\2\xDB\xE1					8086,FPU
FDIV		mem32				\1\xD8\206					8086,FPU
FDIV		mem64				\1\xDC\206					8086,FPU
FDIV		fpureg|to			\1\xDC\10\xF8					8086,FPU
FDIV		fpureg				\1\xD8\10\xF0					8086,FPU
FDIV		fpureg,fpu0			\1\xDC\10\xF8					8086,FPU
FDIV		fpu0,fpureg			\1\xD8\11\xF0					8086,FPU
FDIV		void				\2\xDE\xF9					8086,FPU,ND
FDIVP		fpureg				\1\xDE\10\xF8					8086,FPU
FDIVP		fpureg,fpu0			\1\xDE\10\xF8					8086,FPU
FDIVP		void				\2\xDE\xF9					8086,FPU,ND
FDIVR		mem32				\1\xD8\207					8086,FPU
FDIVR		mem64				\1\xDC\207					8086,FPU
FDIVR		fpureg|to			\1\xDC\10\xF0					8086,FPU
FDIVR		fpureg,fpu0			\1\xDC\10\xF0					8086,FPU
FDIVR		fpureg				\1\xD8\10\xF8					8086,FPU
FDIVR		fpu0,fpureg			\1\xD8\11\xF8					8086,FPU
FDIVR		void				\2\xDE\xF1					8086,FPU,ND
FDIVRP		fpureg				\1\xDE\10\xF0					8086,FPU
FDIVRP		fpureg,fpu0			\1\xDE\10\xF0					8086,FPU
FDIVRP		void				\2\xDE\xF1					8086,FPU,ND
FEMMS		void				\2\x0F\x0E					PENT,3DNOW
FENI		void				\341\2\xDB\xE0					8086,FPU
FFREE		fpureg				\1\xDD\10\xC0					8086,FPU
FFREE		void				\2\xDD\xC1					8086,FPU
FFREEP		fpureg				\1\xDF\10\xC0					286,FPU,UNDOC
FFREEP		void				\2\xDF\xC1					286,FPU,UNDOC
FIADD		mem32				\1\xDA\200					8086,FPU
FIADD		mem16				\1\xDE\200					8086,FPU
FICOM		mem32				\1\xDA\202					8086,FPU
FICOM		mem16				\1\xDE\202					8086,FPU
FICOMP		mem32				\1\xDA\203					8086,FPU
FICOMP		mem16				\1\xDE\203					8086,FPU
FIDIV		mem32				\1\xDA\206					8086,FPU
FIDIV		mem16				\1\xDE\206					8086,FPU
FIDIVR		mem32				\1\xDA\207					8086,FPU
FIDIVR		mem16				\1\xDE\207					8086,FPU
FILD		mem32				\1\xDB\200					8086,FPU
FILD		mem16				\1\xDF\200					8086,FPU
FILD		mem64				\1\xDF\205					8086,FPU
FIMUL		mem32				\1\xDA\201					8086,FPU
FIMUL		mem16				\1\xDE\201					8086,FPU
FINCSTP		void				\2\xD9\xF7					8086,FPU
FINIT		void				\341\2\xDB\xE3					8086,FPU
FIST		mem32				\1\xDB\202					8086,FPU
FIST		mem16				\1\xDF\202					8086,FPU
FISTP		mem32				\1\xDB\203					8086,FPU
FISTP		mem16				\1\xDF\203					8086,FPU
FISTP		mem64				\1\xDF\207					8086,FPU
FISTTP		mem16				\1\xDF\201					PRESCOTT,FPU
FISTTP		mem32				\1\xDB\201					PRESCOTT,FPU
FISTTP		mem64				\1\xDD\201					PRESCOTT,FPU
FISUB		mem32				\1\xDA\204					8086,FPU
FISUB		mem16				\1\xDE\204					8086,FPU
FISUBR		mem32				\1\xDA\205					8086,FPU
FISUBR		mem16				\1\xDE\205					8086,FPU
FLD		mem32				\1\xD9\200					8086,FPU
FLD		mem64				\1\xDD\200					8086,FPU
FLD		mem80				\1\xDB\205					8086,FPU
FLD		fpureg				\1\xD9\10\xC0					8086,FPU
FLD		void				\2\xD9\xC1					8086,FPU,ND
FLD1		void				\2\xD9\xE8					8086,FPU
FLDCW		mem				\1\xD9\205					8086,FPU,SW
FLDENV		mem				\1\xD9\204					8086,FPU
FLDL2E		void				\2\xD9\xEA					8086,FPU
FLDL2T		void				\2\xD9\xE9					8086,FPU
FLDLG2		void				\2\xD9\xEC					8086,FPU
FLDLN2		void				\2\xD9\xED					8086,FPU
FLDPI		void				\2\xD9\xEB					8086,FPU
FLDZ		void				\2\xD9\xEE					8086,FPU
FMUL		mem32				\1\xD8\201					8086,FPU
FMUL		mem64				\1\xDC\201					8086,FPU
FMUL		fpureg|to			\1\xDC\10\xC8					8086,FPU
FMUL		fpureg,fpu0			\1\xDC\10\xC8					8086,FPU
FMUL		fpureg				\1\xD8\10\xC8					8086,FPU
FMUL		fpu0,fpureg			\1\xD8\11\xC8					8086,FPU
FMUL		void				\2\xDE\xC9					8086,FPU,ND
FMULP		fpureg				\1\xDE\10\xC8					8086,FPU
FMULP		fpureg,fpu0			\1\xDE\10\xC8					8086,FPU
FMULP		void				\2\xDE\xC9					8086,FPU,ND
FNCLEX		void				\2\xDB\xE2					8086,FPU
FNDISI		void				\2\xDB\xE1					8086,FPU
FNENI		void				\2\xDB\xE0					8086,FPU
FNINIT		void				\2\xDB\xE3					8086,FPU
FNOP		void				\2\xD9\xD0					8086,FPU
FNSAVE		mem				\1\xDD\206					8086,FPU
FNSTCW		mem				\1\xD9\207					8086,FPU,SW
FNSTENV		mem				\1\xD9\206					8086,FPU
FNSTSW		mem				\1\xDD\207					8086,FPU,SW
FNSTSW		reg_ax				\2\xDF\xE0					286,FPU
FPATAN		void				\2\xD9\xF3					8086,FPU
FPREM		void				\2\xD9\xF8					8086,FPU
FPREM1		void				\2\xD9\xF5					386,FPU
FPTAN		void				\2\xD9\xF2					8086,FPU
FRNDINT		void				\2\xD9\xFC					8086,FPU
FRSTOR		mem				\1\xDD\204					8086,FPU
FSAVE		mem				\341\1\xDD\206					8086,FPU
FSCALE		void				\2\xD9\xFD					8086,FPU
FSETPM		void				\2\xDB\xE4					286,FPU
FSIN		void				\2\xD9\xFE					386,FPU
FSINCOS		void				\2\xD9\xFB					386,FPU
FSQRT		void				\2\xD9\xFA					8086,FPU
FST		mem32				\1\xD9\202					8086,FPU
FST		mem64				\1\xDD\202					8086,FPU
FST		fpureg				\1\xDD\10\xD0					8086,FPU
FST		void				\2\xDD\xD1					8086,FPU,ND
FSTCW		mem				\341\1\xD9\207					8086,FPU,SW
FSTENV		mem				\341\1\xD9\206					8086,FPU
FSTP		mem32				\1\xD9\203					8086,FPU
FSTP		mem64				\1\xDD\203					8086,FPU
FSTP		mem80				\1\xDB\207					8086,FPU
FSTP		fpureg				\1\xDD\10\xD8					8086,FPU
FSTP		void				\2\xDD\xD9					8086,FPU,ND
FSTSW		mem				\341\1\xDD\207					8086,FPU,SW
FSTSW		reg_ax				\341\2\xDF\xE0					286,FPU
FSUB		mem32				\1\xD8\204					8086,FPU
FSUB		mem64				\1\xDC\204					8086,FPU
FSUB		fpureg|to			\1\xDC\10\xE8					8086,FPU
FSUB		fpureg,fpu0			\1\xDC\10\xE8					8086,FPU
FSUB		fpureg				\1\xD8\10\xE0					8086,FPU
FSUB		fpu0,fpureg			\1\xD8\11\xE0					8086,FPU
FSUB		void				\2\xDE\xE9					8086,FPU,ND
FSUBP		fpureg				\1\xDE\10\xE8					8086,FPU
FSUBP		fpureg,fpu0			\1\xDE\10\xE8					8086,FPU
FSUBP		void				\2\xDE\xE9					8086,FPU,ND
FSUBR		mem32				\1\xD8\205					8086,FPU
FSUBR		mem64				\1\xDC\205					8086,FPU
FSUBR		fpureg|to			\1\xDC\10\xE0					8086,FPU
FSUBR		fpureg,fpu0			\1\xDC\10\xE0					8086,FPU
FSUBR		fpureg				\1\xD8\10\xE8					8086,FPU
FSUBR		fpu0,fpureg			\1\xD8\11\xE8					8086,FPU
FSUBR		void				\2\xDE\xE1					8086,FPU,ND
FSUBRP		fpureg				\1\xDE\10\xE0					8086,FPU
FSUBRP		fpureg,fpu0			\1\xDE\10\xE0					8086,FPU
FSUBRP		void				\2\xDE\xE1					8086,FPU,ND
FTST		void				\2\xD9\xE4					8086,FPU
FUCOM		fpureg				\1\xDD\10\xE0					386,FPU
FUCOM		fpu0,fpureg			\1\xDD\11\xE0					386,FPU
FUCOM		void				\2\xDD\xE1					386,FPU,ND
FUCOMI		fpureg				\1\xDB\10\xE8					P6,FPU
FUCOMI		fpu0,fpureg			\1\xDB\11\xE8					P6,FPU
FUCOMI		void				\2\xDB\xE9					P6,FPU,ND
FUCOMIP		fpureg				\1\xDF\10\xE8					P6,FPU
FUCOMIP		fpu0,fpureg			\1\xDF\11\xE8					P6,FPU
FUCOMIP		void				\2\xDF\xE9					P6,FPU,ND
FUCOMP		fpureg				\1\xDD\10\xE8					386,FPU
FUCOMP		fpu0,fpureg			\1\xDD\11\xE8					386,FPU
FUCOMP		void				\2\xDD\xE9					386,FPU,ND
FUCOMPP		void				\2\xDA\xE9					386,FPU
FXAM		void				\2\xD9\xE5					8086,FPU
FXCH		fpureg				\1\xD9\10\xC8					8086,FPU
FXCH		fpureg,fpu0			\1\xD9\10\xC8					8086,FPU
FXCH		fpu0,fpureg			\1\xD9\11\xC8					8086,FPU
FXCH		void				\2\xD9\xC9					8086,FPU,ND
FXTRACT		void				\2\xD9\xF4					8086,FPU
FYL2X		void				\2\xD9\xF1					8086,FPU
FYL2XP1		void				\2\xD9\xF9					8086,FPU
HLT		void				\1\xF4						8086,PRIV
IBTS		mem,reg16			\320\2\x0F\xA7\101				386,SW,UNDOC,ND
IBTS		reg16,reg16			\320\2\x0F\xA7\101				386,UNDOC,ND
IBTS		mem,reg32			\321\2\x0F\xA7\101				386,SD,UNDOC,ND
IBTS		reg32,reg32			\321\2\x0F\xA7\101				386,UNDOC,ND
ICEBP		void				\1\xF1						386,ND
IDIV		rm8				\1\xF6\207					8086
IDIV		rm16				\320\1\xF7\207					8086
IDIV		rm32				\321\1\xF7\207					386
IDIV		rm64				\324\1\xF7\207					X64
IMUL		rm8				\1\xF6\205					8086
IMUL		rm16				\320\1\xF7\205					8086
IMUL		rm32				\321\1\xF7\205					386
IMUL		rm64				\324\1\xF7\205					X64
IMUL		reg16,mem			\320\2\x0F\xAF\110				386,SM
IMUL		reg16,reg16			\320\2\x0F\xAF\110				386
IMUL		reg32,mem			\321\2\x0F\xAF\110				386,SM
IMUL		reg32,reg32			\321\2\x0F\xAF\110				386
IMUL		reg64,mem			\324\2\x0F\xAF\110				X64,SM
IMUL		reg64,reg64			\324\2\x0F\xAF\110				X64
IMUL		reg16,mem,imm8			\320\1\x6B\110\16				186,SM
IMUL		reg16,mem,sbyte16		\320\1\x6B\110\16				186,SM,ND
IMUL		reg16,mem,imm16			\320\1\x69\110\32				186,SM
IMUL		reg16,mem,imm			\320\146\x69\110\142				186,SM,ND
IMUL		reg16,reg16,imm8		\320\1\x6B\110\16				186
IMUL		reg16,reg16,sbyte32		\320\1\x6B\110\16				186,SM,ND
IMUL		reg16,reg16,imm16		\320\1\x69\110\32				186
IMUL		reg16,reg16,imm			\320\146\x69\110\142				186,SM,ND
IMUL		reg32,mem,imm8			\321\1\x6B\110\16				386,SM
IMUL		reg32,mem,sbyte64		\321\1\x6B\110\16				386,SM,ND
IMUL		reg32,mem,imm32			\321\1\x69\110\42				386,SM
IMUL		reg32,mem,imm			\321\156\x69\110\152				386,SM,ND
IMUL		reg32,reg32,imm8		\321\1\x6B\110\16				386
IMUL		reg32,reg32,sbyte16		\321\1\x6B\110\16				386,SM,ND
IMUL		reg32,reg32,imm32		\321\1\x69\110\42				386
IMUL		reg32,reg32,imm			\321\156\x69\110\152				386,SM,ND
IMUL		reg64,mem,imm8			\324\1\x6B\110\16				X64,SM
IMUL		reg64,mem,sbyte32		\324\1\x6B\110\16				X64,SM,ND
IMUL		reg64,mem,imm32			\324\1\x69\110\42				X64,SM
IMUL		reg64,mem,imm			\324\156\x69\110\252				X64,SM,ND
IMUL		reg64,reg64,imm8		\324\1\x6B\110\16				X64
IMUL		reg64,reg64,sbyte64		\324\1\x6B\110\16				X64,SM,ND
IMUL		reg64,reg64,imm32		\324\1\x69\110\42				X64
IMUL		reg64,reg64,imm			\324\156\x69\110\252				X64,SM,ND
IMUL		reg16,imm8			\320\1\x6B\100\15				186
IMUL		reg16,sbyte16			\320\1\x6B\100\15				186,SM,ND
IMUL		reg16,imm16			\320\1\x69\100\31				186
IMUL		reg16,imm			\320\145\x69\100\141				186,SM,ND
IMUL		reg32,imm8			\321\1\x6B\100\15				386
IMUL		reg32,sbyte32			\321\1\x6B\100\15				386,SM,ND
IMUL		reg32,imm32			\321\1\x69\100\41				386
IMUL		reg32,imm			\321\155\x69\100\151				386,SM,ND
IMUL		reg64,imm8			\324\1\x6B\100\15				X64
IMUL		reg64,sbyte64			\324\1\x6B\100\15				X64,SM,ND
IMUL		reg64,imm32			\324\1\x69\100\255				X64
IMUL		reg64,imm			\324\155\x69\100\251				X64,SM,ND
IN		reg_al,imm			\1\xE4\25					8086,SB
IN		reg_ax,imm			\320\1\xE5\25					8086,SB
IN		reg_eax,imm			\321\1\xE5\25					386,SB
IN		reg_al,reg_dx			\1\xEC						8086
IN		reg_ax,reg_dx			\320\1\xED					8086
IN		reg_eax,reg_dx			\321\1\xED					386
INC		reg16				\320\10\x40					8086,NOLONG
INC		reg32				\321\10\x40					386,NOLONG
INC		rm8				\1\xFE\200					8086
INC		rm16				\320\1\xFF\200					8086
INC		rm32				\321\1\xFF\200					386
INC		rm64				\324\1\xFF\200					X64
INCBIN		ignore				ignore						ignore
INSB		void				\1\x6C						186
INSD		void				\321\1\x6D					386
INSW		void				\320\1\x6D					186
INT		imm				\1\xCD\24					8086,SB
INT01		void				\1\xF1						386,ND
INT1		void				\1\xF1						386
INT03		void				\1\xCC						8086,ND
INT3		void				\1\xCC						8086
INTO		void				\1\xCE						8086,NOLONG
INVD		void				\2\x0F\x08					486,PRIV
INVLPG		mem				\2\x0F\x01\207					486,PRIV
INVLPGA		reg_ax,reg_ecx			\310\3\x0F\x01\xDF				X86_64,AMD,NOLONG
INVLPGA		reg_eax,reg_ecx			\311\3\x0F\x01\xDF				X86_64,AMD
INVLPGA		reg_rax,reg_ecx			\323\313\3\x0F\x01\xDF				X64,AMD
INVLPGA		void				\3\x0F\x01\xDF					X86_64,AMD
IRET		void				\322\1\xCF					8086
IRETD		void				\321\1\xCF					386
IRETQ		void				\324\1\xCF					X64
IRETW		void				\320\1\xCF					8086
JCXZ		imm				\310\1\xE3\50					8086,NOLONG
JECXZ		imm				\311\1\xE3\50					386
JMP		imm|short			\1\xEB\50					8086
JMP		imm				\371\1\xEB\50					8086,ND
JMP		imm				\322\1\xE9\64					8086
JMP		imm|near			\322\1\xE9\64					8086,ND
JMP		imm|far				\322\1\xEA\34\74				8086,ND,NOLONG
JMP		imm16				\320\1\xE9\64					8086
JMP		imm16|near			\320\1\xE9\64					8086,ND
JMP		imm16|far			\320\1\xEA\34\74				8086,ND,NOLONG
JMP		imm32				\321\1\xE9\64					386
JMP		imm32|near			\321\1\xE9\64					386,ND
JMP		imm32|far			\321\1\xEA\34\74				386,ND,NOLONG
JMP		imm:imm				\322\1\xEA\35\30				8086,NOLONG
JMP		imm16:imm			\320\1\xEA\31\30				8086,NOLONG
JMP		imm:imm16			\320\1\xEA\31\30				8086,NOLONG
JMP		imm32:imm			\321\1\xEA\41\30				386,NOLONG
JMP		imm:imm32			\321\1\xEA\41\30				386,NOLONG
JMP		mem|far				\322\1\xFF\205					8086,NOLONG
JMP		mem|far				\324\1\xFF\205					X64
JMP		mem16|far			\320\1\xFF\205					8086
JMP		mem32|far			\321\1\xFF\205					386
JMP		mem64|far			\324\1\xFF\205					X64
JMP		mem|near			\322\1\xFF\204					8086
JMP		mem16|near			\320\1\xFF\204					8086
JMP		mem32|near			\321\1\xFF\204					386,NOLONG
JMP		mem64|near			\323\1\xFF\204					X64
JMP		reg16				\320\1\xFF\204					8086
JMP		reg32				\321\1\xFF\204					386,NOLONG
JMP		reg64				\323\1\xFF\204					X64
JMP		mem				\322\1\xFF\204					8086
JMP		mem16				\320\1\xFF\204					8086
JMP		mem32				\321\1\xFF\204					386,NOLONG
JMP		mem64				\323\1\xFF\204					X64
JMPE		imm				\322\2\x0F\xB8\64				IA64
JMPE		imm16				\320\2\x0F\xB8\64				IA64
JMPE		imm32				\321\2\x0F\xB8\64				IA64
JMPE		rm16				\320\2\x0F\x00\206				IA64
JMPE		rm32				\321\2\x0F\x00\206				IA64
JRCXZ		imm				\1\xE3\50					X64
LAHF		void				\1\x9F						8086
LAR		reg16,mem			\320\2\x0F\x02\110				286,PROT,SW
LAR		reg16,reg16			\320\2\x0F\x02\110				286,PROT
LAR		reg16,reg32			\320\2\x0F\x02\110				386,PROT
LAR		reg16,reg64			\320\323\2\x0F\x02\110				X64,PROT,ND
LAR		reg32,mem			\321\2\x0F\x02\110				386,PROT,SW
LAR		reg32,reg16			\321\2\x0F\x02\110				386,PROT
LAR		reg32,reg32			\321\2\x0F\x02\110				386,PROT
LAR		reg32,reg64			\321\323\2\x0F\x02\110				X64,PROT,ND
LAR		reg64,mem			\324\2\x0F\x02\110				X64,PROT,SW
LAR		reg64,reg16			\324\2\x0F\x02\110				X64,PROT
LAR		reg64,reg32			\324\2\x0F\x02\110				X64,PROT
LAR		reg64,reg64			\324\2\x0F\x02\110				X64,PROT
LDS		reg16,mem			\320\1\xC5\110					8086,NOLONG
LDS		reg32,mem			\321\1\xC5\110					386,NOLONG
LEA		reg16,mem			\320\1\x8D\110					8086
LEA		reg32,mem			\321\1\x8D\110					386
LEA		reg64,mem			\324\1\x8D\110					X64
LEAVE		void				\1\xC9						186
LES		reg16,mem			\320\1\xC4\110					8086,NOLONG
LES		reg32,mem			\321\1\xC4\110					386,NOLONG
LFENCE		void				\3\x0F\xAE\xE8					X64,AMD
LFS		reg16,mem			\320\2\x0F\xB4\110				386
LFS		reg32,mem			\321\2\x0F\xB4\110				386
LGDT		mem				\2\x0F\x01\202					286,PRIV
LGS		reg16,mem			\320\2\x0F\xB5\110				386
LGS		reg32,mem			\321\2\x0F\xB5\110				386
LIDT		mem				\2\x0F\x01\203					286,PRIV
LLDT		mem				\2\x0F\x00\202					286,PROT,PRIV
LLDT		mem16				\2\x0F\x00\202					286,PROT,PRIV
LLDT		reg16				\2\x0F\x00\202					286,PROT,PRIV
LMSW		mem				\2\x0F\x01\206					286,PRIV
LMSW		mem16				\2\x0F\x01\206					286,PRIV
LMSW		reg16				\2\x0F\x01\206					286,PRIV
LOADALL		void				\2\x0F\x07					386,UNDOC
LOADALL286	void				\2\x0F\x05					286,UNDOC
LODSB		void				\1\xAC						8086
LODSD		void				\321\1\xAD					386
LODSQ		void				\324\1\xAD					X64
LODSW		void				\320\1\xAD					8086
LOOP		imm				\312\1\xE2\50					8086
LOOP		imm,reg_cx			\310\1\xE2\50					8086,NOLONG
LOOP		imm,reg_ecx			\311\1\xE2\50					386
LOOP		imm,reg_rcx			\313\1\xE2\50					X64
LOOPE		imm				\312\1\xE1\50					8086
LOOPE		imm,reg_cx			\310\1\xE1\50					8086,NOLONG
LOOPE		imm,reg_ecx			\311\1\xE1\50					386
LOOPE		imm,reg_rcx			\313\1\xE1\50					X64
LOOPNE		imm				\312\1\xE0\50					8086
LOOPNE		imm,reg_cx			\310\1\xE0\50					8086,NOLONG
LOOPNE		imm,reg_ecx			\311\1\xE0\50					386
LOOPNE		imm,reg_rcx			\313\1\xE0\50					X64
LOOPNZ		imm				\312\1\xE0\50					8086
LOOPNZ		imm,reg_cx			\310\1\xE0\50					8086,NOLONG
LOOPNZ		imm,reg_ecx			\311\1\xE0\50					386
LOOPNZ		imm,reg_rcx			\313\1\xE0\50					X64
LOOPZ		imm				\312\1\xE1\50					8086
LOOPZ		imm,reg_cx			\310\1\xE1\50					8086,NOLONG
LOOPZ		imm,reg_ecx			\311\1\xE1\50					386
LOOPZ		imm,reg_rcx			\313\1\xE1\50					X64
LSL		reg16,mem			\320\2\x0F\x03\110				286,PROT,SW
LSL		reg16,reg16			\320\2\x0F\x03\110				286,PROT
LSL		reg16,reg32			\320\2\x0F\x03\110				386,PROT
LSL		reg16,reg64			\320\323\2\x0F\x03\110				X64,PROT,ND
LSL		reg32,mem			\321\2\x0F\x03\110				386,PROT,SW
LSL		reg32,reg16			\321\2\x0F\x03\110				386,PROT
LSL		reg32,reg32			\321\2\x0F\x03\110				386,PROT
LSL		reg32,reg64			\321\323\2\x0F\x03\110				X64,PROT,ND
LSL		reg64,mem			\324\2\x0F\x03\110				X64,PROT,SW
LSL		reg64,reg16			\324\2\x0F\x03\110				X64,PROT
LSL		reg64,reg32			\324\2\x0F\x03\110				X64,PROT
LSL		reg64,reg64			\324\2\x0F\x03\110				X64,PROT
LSS		reg16,mem			\320\2\x0F\xB2\110				386
LSS		reg32,mem			\321\2\x0F\xB2\110				386
LTR		mem				\2\x0F\x00\203					286,PROT,PRIV
LTR		mem16				\2\x0F\x00\203					286,PROT,PRIV
LTR		reg16				\2\x0F\x00\203					286,PROT,PRIV
MFENCE		void				\3\x0F\xAE\xF0					X64,AMD
MONITOR		void				\3\x0F\x01\xC8					PRESCOTT
MONITOR		reg_eax,reg_ecx,reg_edx		\3\x0F\x01\xC8					PRESCOTT,ND
MOV		mem,reg_sreg			\1\x8C\101					8086,SM
MOV		reg16,reg_sreg			\320\1\x8C\101					8086
MOV		reg32,reg_sreg			\321\1\x8C\101					386
MOV		reg_sreg,mem			\1\x8E\110					8086,SM
MOV		reg_sreg,reg16			\1\x8E\110					8086
MOV		reg_sreg,reg32			\1\x8E\110					386
MOV		reg_al,mem_offs			\1\xA0\45					8086,SM
MOV		reg_ax,mem_offs			\320\1\xA1\45					8086,SM
MOV		reg_eax,mem_offs		\321\1\xA1\45					386,SM
MOV		reg_rax,mem_offs		\324\1\xA1\45					X64,SM
MOV		mem_offs,reg_al			\1\xA2\44					8086,SM
MOV		mem_offs,reg_ax			\320\1\xA3\44					8086,SM
MOV		mem_offs,reg_eax		\321\1\xA3\44					386,SM
MOV		mem_offs,reg_rax		\324\1\xA3\44					X64,SM
MOV		reg32,reg_creg			\334\2\x0F\x20\101				386,PRIV,NOLONG
MOV		reg64,reg_creg			\323\2\x0F\x20\101				X64,PRIV
MOV		reg_creg,reg32			\334\2\x0F\x22\110				386,PRIV,NOLONG
MOV		reg_creg,reg64			\323\2\x0F\x22\110				X64,PRIV
MOV		reg32,reg_dreg			\2\x0F\x21\101					386,PRIV,NOLONG
MOV		reg64,reg_dreg			\323\2\x0F\x21\101				X64,PRIV
MOV		reg_dreg,reg32			\2\x0F\x23\110					386,PRIV,NOLONG
MOV		reg_dreg,reg64			\323\2\x0F\x23\110				X64,PRIV
MOV		reg32,reg_treg			\2\x0F\x24\101					386,NOLONG,ND
MOV		reg_treg,reg32			\2\x0F\x26\110					386,NOLONG,ND
MOV		mem,reg8			\1\x88\101					8086,SM
MOV		reg8,reg8			\1\x88\101					8086
MOV		mem,reg16			\320\1\x89\101					8086,SM
MOV		reg16,reg16			\320\1\x89\101					8086
MOV		mem,reg32			\321\1\x89\101					386,SM
MOV		reg32,reg32			\321\1\x89\101					386
MOV		mem,reg64			\324\1\x89\101					X64,SM
MOV		reg64,reg64			\324\1\x89\101					X64
MOV		reg8,mem			\1\x8A\110					8086,SM
MOV		reg8,reg8			\1\x8A\110					8086
MOV		reg16,mem			\320\1\x8B\110					8086,SM
MOV		reg16,reg16			\320\1\x8B\110					8086
MOV		reg32,mem			\321\1\x8B\110					386,SM
MOV		reg32,reg32			\321\1\x8B\110					386
MOV		reg64,mem			\324\1\x8B\110					X64,SM
MOV		reg64,reg64			\324\1\x8B\110					X64
MOV		reg8,imm			\10\xB0\21					8086,SM
MOV		reg16,imm			\320\10\xB8\31					8086,SM
MOV		reg32,imm			\321\10\xB8\41					386,SM
MOV		reg64,imm			\324\10\xB8\55					X64,SM
MOV		reg64,imm32			\324\1\xC7\200\255				X64
MOV		rm8,imm				\1\xC6\200\21					8086,SM
MOV		rm16,imm			\320\1\xC7\200\31				8086,SM
MOV		rm32,imm			\321\1\xC7\200\41				386,SM
MOV		rm64,imm			\324\1\xC7\200\255				X64,SM
MOV		mem,imm8			\1\xC6\200\21					8086,SM
MOV		mem,imm16			\320\1\xC7\200\31				8086,SM
MOV		mem,imm32			\321\1\xC7\200\41				386,SM
MOVD		mmxreg,mem			\360\2\x0F\x6E\110				PENT,MMX,SD
MOVD		mmxreg,reg32			\360\2\x0F\x6E\110				PENT,MMX
MOVD		mem,mmxreg			\360\2\x0F\x7E\101				PENT,MMX,SD
MOVD		reg32,mmxreg			\360\2\x0F\x7E\101				PENT,MMX
MOVD		xmmreg,mem			\360\320\2\x0F\x6E\110				X64,SD
MOVD		xmmreg,reg32			\360\320\2\x0F\x6E\110				X64
MOVD		mem,xmmreg			\360\320\2\x0F\x7E\101				X64,SD
MOVD		reg32,xmmreg			\360\320\2\x0F\x7E\101				X64,SSE
MOVQ		mmxreg,mmxrm			\360\323\2\x0F\x6F\110				PENT,MMX,SQ
MOVQ		mmxrm,mmxreg			\360\323\2\x0F\x7F\101				PENT,MMX,SQ
MOVQ		mmxreg,rm64			\360\2\x0F\x6E\110				X64,MMX
MOVQ		rm64,mmxreg			\360\2\x0F\x7E\101				X64,MMX
MOVSB		void				\1\xA4						8086
MOVSD		void				\321\1\xA5					386
MOVSQ		void				\324\1\xA5					X64
MOVSW		void				\320\1\xA5					8086
MOVSX		reg16,mem			\320\2\x0F\xBE\110				386,SB
MOVSX		reg16,reg8			\320\2\x0F\xBE\110				386
MOVSX		reg32,rm8			\321\2\x0F\xBE\110				386
MOVSX		reg32,rm16			\321\2\x0F\xBF\110				386
MOVSX		reg64,rm8			\324\2\x0F\xBE\110				X64
MOVSX		reg64,rm16			\324\2\x0F\xBF\110				X64
MOVSXD		reg64,rm32			\324\1\x63\110					X64
MOVSX		reg64,rm32			\324\1\x63\110					X64,ND
MOVZX		reg16,mem			\320\2\x0F\xB6\110				386,SB
MOVZX		reg16,reg8			\320\2\x0F\xB6\110				386
MOVZX		reg32,rm8			\321\2\x0F\xB6\110				386
MOVZX		reg32,rm16			\321\2\x0F\xB7\110				386
MOVZX		reg64,rm8			\324\2\x0F\xB6\110				X64
MOVZX		reg64,rm16			\324\2\x0F\xB7\110				X64
MUL		rm8				\1\xF6\204					8086
MUL		rm16				\320\1\xF7\204					8086
MUL		rm32				\321\1\xF7\204					386
MUL		rm64				\324\1\xF7\204					X64
MWAIT		void				\3\x0F\x01\xC9					PRESCOTT
MWAIT		reg_eax,reg_ecx			\3\x0F\x01\xC9					PRESCOTT,ND
NEG		rm8				\1\xF6\203					8086
NEG		rm16				\320\1\xF7\203					8086
NEG		rm32				\321\1\xF7\203					386
NEG		rm64				\324\1\xF7\203					X64
NOP		void				\314\1\x90					8086
NOP		rm16				\320\2\x0F\x1F\200				P6
NOP		rm32				\321\2\x0F\x1F\200				P6
NOP		rm64				\324\2\x0F\x1F\200				X64
NOT		rm8				\1\xF6\202					8086
NOT		rm16				\320\1\xF7\202					8086
NOT		rm32				\321\1\xF7\202					386
NOT		rm64				\324\1\xF7\202					X64
OR		mem,reg8			\1\x08\101					8086,SM
OR		reg8,reg8			\1\x08\101					8086
OR		mem,reg16			\320\1\x09\101					8086,SM
OR		reg16,reg16			\320\1\x09\101					8086
OR		mem,reg32			\321\1\x09\101					386,SM
OR		reg32,reg32			\321\1\x09\101					386
OR		mem,reg64			\324\1\x09\101					X64,SM
OR		reg64,reg64			\324\1\x09\101					X64
OR		reg8,mem			\1\x0A\110					8086,SM
OR		reg8,reg8			\1\x0A\110					8086
OR		reg16,mem			\320\1\x0B\110					8086,SM
OR		reg16,reg16			\320\1\x0B\110					8086
OR		reg32,mem			\321\1\x0B\110					386,SM
OR		reg32,reg32			\321\1\x0B\110					386
OR		reg64,mem			\324\1\x0B\110					X64,SM
OR		reg64,reg64			\324\1\x0B\110					X64
OR		rm16,imm8			\320\1\x83\201\275				8086
OR		rm32,imm8			\321\1\x83\201\275				386
OR		rm64,imm8			\324\1\x83\201\275				X64
OR		reg_al,imm			\1\x0C\21					8086,SM
OR		reg_ax,sbyte16			\320\1\x83\201\275				8086,SM
OR		reg_ax,imm			\320\1\x0D\31					8086,SM
OR		reg_eax,sbyte32			\321\1\x83\201\275				386,SM
OR		reg_eax,imm			\321\1\x0D\41					386,SM
OR		reg_rax,sbyte64			\324\1\x83\201\275				X64,SM
OR		reg_rax,imm			\324\1\x0D\255					X64,SM
OR		rm8,imm				\1\x80\201\21					8086,SM
OR		rm16,imm			\320\145\x81\201\141				8086,SM
OR		rm32,imm			\321\155\x81\201\151				386,SM
OR		rm64,imm			\324\155\x81\201\251				X64,SM
OR		mem,imm8			\1\x80\201\21					8086,SM
OR		mem,imm16			\320\145\x81\201\141				8086,SM
OR		mem,imm32			\321\155\x81\201\151				386,SM
OUT		imm,reg_al			\1\xE6\24					8086,SB
OUT		imm,reg_ax			\320\1\xE7\24					8086,SB
OUT		imm,reg_eax			\321\1\xE7\24					386,SB
OUT		reg_dx,reg_al			\1\xEE						8086
OUT		reg_dx,reg_ax			\320\1\xEF					8086
OUT		reg_dx,reg_eax			\321\1\xEF					386
OUTSB		void				\1\x6E						186
OUTSD		void				\321\1\x6F					386
OUTSW		void				\320\1\x6F					186
PACKSSDW	mmxreg,mmxrm			\360\323\2\x0F\x6B\110				PENT,MMX,SQ
PACKSSWB	mmxreg,mmxrm			\360\323\2\x0F\x63\110				PENT,MMX,SQ
PACKUSWB	mmxreg,mmxrm			\360\323\2\x0F\x67\110				PENT,MMX,SQ
PADDB		mmxreg,mmxrm			\360\323\2\x0F\xFC\110				PENT,MMX,SQ
PADDD		mmxreg,mmxrm			\360\323\2\x0F\xFE\110				PENT,MMX,SQ
PADDSB		mmxreg,mmxrm			\360\323\2\x0F\xEC\110				PENT,MMX,SQ
PADDSIW		mmxreg,mmxrm			\323\2\x0F\x51\110				PENT,MMX,SQ,CYRIX
PADDSW		mmxreg,mmxrm			\360\323\2\x0F\xED\110				PENT,MMX,SQ
PADDUSB		mmxreg,mmxrm			\360\323\2\x0F\xDC\110				PENT,MMX,SQ
PADDUSW		mmxreg,mmxrm			\360\323\2\x0F\xDD\110				PENT,MMX,SQ
PADDW		mmxreg,mmxrm			\360\323\2\x0F\xFD\110				PENT,MMX,SQ
PAND		mmxreg,mmxrm			\360\323\2\x0F\xDB\110				PENT,MMX,SQ
PANDN		mmxreg,mmxrm			\360\323\2\x0F\xDF\110				PENT,MMX,SQ
PAUSE		void				\314\333\1\x90					8086
PAVEB		mmxreg,mmxrm			\323\2\x0F\x50\110				PENT,MMX,SQ,CYRIX
PAVGUSB		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xBF			PENT,3DNOW,SQ
PCMPEQB		mmxreg,mmxrm			\360\323\2\x0F\x74\110				PENT,MMX,SQ
PCMPEQD		mmxreg,mmxrm			\360\323\2\x0F\x76\110				PENT,MMX,SQ
PCMPEQW		mmxreg,mmxrm			\360\323\2\x0F\x75\110				PENT,MMX,SQ
PCMPGTB		mmxreg,mmxrm			\360\323\2\x0F\x64\110				PENT,MMX,SQ
PCMPGTD		mmxreg,mmxrm			\360\323\2\x0F\x66\110				PENT,MMX,SQ
PCMPGTW		mmxreg,mmxrm			\360\323\2\x0F\x65\110				PENT,MMX,SQ
PDISTIB		mmxreg,mem			\2\x0F\x54\110					PENT,MMX,SM,CYRIX
PF2ID		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x1D			PENT,3DNOW,SQ
PFACC		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xAE			PENT,3DNOW,SQ
PFADD		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x9E			PENT,3DNOW,SQ
PFCMPEQ		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xB0			PENT,3DNOW,SQ
PFCMPGE		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x90			PENT,3DNOW,SQ
PFCMPGT		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xA0			PENT,3DNOW,SQ
PFMAX		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xA4			PENT,3DNOW,SQ
PFMIN		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x94			PENT,3DNOW,SQ
PFMUL		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xB4			PENT,3DNOW,SQ
PFRCP		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x96			PENT,3DNOW,SQ
PFRCPIT1	mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xA6			PENT,3DNOW,SQ
PFRCPIT2	mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xB6			PENT,3DNOW,SQ
PFRSQIT1	mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xA7			PENT,3DNOW,SQ
PFRSQRT		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x97			PENT,3DNOW,SQ
PFSUB		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x9A			PENT,3DNOW,SQ
PFSUBR		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xAA			PENT,3DNOW,SQ
PI2FD		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x0D			PENT,3DNOW,SQ
PMACHRIW	mmxreg,mem			\2\x0F\x5E\110					PENT,MMX,SM,CYRIX
PMADDWD		mmxreg,mmxrm			\360\323\2\x0F\xF5\110				PENT,MMX,SQ
PMAGW		mmxreg,mmxrm			\323\2\x0F\x52\110				PENT,MMX,SQ,CYRIX
PMULHRIW	mmxreg,mmxrm			\323\2\x0F\x5D\110				PENT,MMX,SQ,CYRIX
PMULHRWA	mmxreg,mmxrm			\323\2\x0F\x0F\110\1\xB7			PENT,3DNOW,SQ
PMULHRWC	mmxreg,mmxrm			\323\2\x0F\x59\110				PENT,MMX,SQ,CYRIX
PMULHW		mmxreg,mmxrm			\360\323\2\x0F\xE5\110				PENT,MMX,SQ
PMULLW		mmxreg,mmxrm			\360\323\2\x0F\xD5\110				PENT,MMX,SQ
PMVGEZB		mmxreg,mem			\2\x0F\x5C\110					PENT,MMX,SQ,CYRIX
PMVLZB		mmxreg,mem			\2\x0F\x5B\110					PENT,MMX,SQ,CYRIX
PMVNZB		mmxreg,mem			\2\x0F\x5A\110					PENT,MMX,SQ,CYRIX
PMVZB		mmxreg,mem			\2\x0F\x58\110					PENT,MMX,SQ,CYRIX
POP		reg16				\320\10\x58					8086
POP		reg32				\321\10\x58					386,NOLONG
POP		reg64				\323\10\x58					X64
POP		rm16				\320\1\x8F\200					8086
POP		rm32				\321\1\x8F\200					386,NOLONG
POP		rm64				\323\1\x8F\200					X64
POP		reg_cs				\1\x0F						8086,UNDOC,ND
POP		reg_dess			\345						8086,NOLONG
POP		reg_fsgs			\1\x0F\347					386
POPA		void				\322\1\x61					186,NOLONG
POPAD		void				\321\1\x61					386,NOLONG
POPAW		void				\320\1\x61					186,NOLONG
POPF		void				\322\1\x9D					8086
POPFD		void				\321\1\x9D					386,NOLONG
POPFQ		void				\321\1\x9D					X64
POPFW		void				\320\1\x9D					8086
POR		mmxreg,mmxrm			\360\323\2\x0F\xEB\110				PENT,MMX,SQ
PREFETCH	mem				\2\x0F\x0D\200					PENT,3DNOW,SQ
PREFETCHW	mem				\2\x0F\x0D\201					PENT,3DNOW,SQ
PSLLD		mmxreg,mmxrm			\360\323\2\x0F\xF2\110				PENT,MMX,SQ
PSLLD		mmxreg,imm			\360\2\x0F\x72\206\25				PENT,MMX
PSLLQ		mmxreg,mmxrm			\360\323\2\x0F\xF3\110				PENT,MMX,SQ
PSLLQ		mmxreg,imm			\360\2\x0F\x73\206\25				PENT,MMX
PSLLW		mmxreg,mmxrm			\360\323\2\x0F\xF1\110				PENT,MMX,SQ
PSLLW		mmxreg,imm			\360\2\x0F\x71\206\25				PENT,MMX
PSRAD		mmxreg,mmxrm			\360\323\2\x0F\xE2\110				PENT,MMX,SQ
PSRAD		mmxreg,imm			\360\2\x0F\x72\204\25				PENT,MMX
PSRAW		mmxreg,mmxrm			\360\323\2\x0F\xE1\110				PENT,MMX,SQ
PSRAW		mmxreg,imm			\360\2\x0F\x71\204\25				PENT,MMX
PSRLD		mmxreg,mmxrm			\360\323\2\x0F\xD2\110				PENT,MMX,SQ
PSRLD		mmxreg,imm			\360\2\x0F\x72\202\25				PENT,MMX
PSRLQ		mmxreg,mmxrm			\360\323\2\x0F\xD3\110				PENT,MMX,SQ
PSRLQ		mmxreg,imm			\360\2\x0F\x73\202\25				PENT,MMX
PSRLW		mmxreg,mmxrm			\360\323\2\x0F\xD1\110				PENT,MMX,SQ
PSRLW		mmxreg,imm			\360\2\x0F\x71\202\25				PENT,MMX
PSUBB		mmxreg,mmxrm			\360\323\2\x0F\xF8\110				PENT,MMX,SQ
PSUBD		mmxreg,mmxrm			\360\323\2\x0F\xFA\110				PENT,MMX,SQ
PSUBSB		mmxreg,mmxrm			\360\323\2\x0F\xE8\110				PENT,MMX,SQ
PSUBSIW		mmxreg,mmxrm			\323\2\x0F\x55\110				PENT,MMX,SQ,CYRIX
PSUBSW		mmxreg,mmxrm			\360\323\2\x0F\xE9\110				PENT,MMX,SQ
PSUBUSB		mmxreg,mmxrm			\360\323\2\x0F\xD8\110				PENT,MMX,SQ
PSUBUSW		mmxreg,mmxrm			\360\323\2\x0F\xD9\110				PENT,MMX,SQ
PSUBW		mmxreg,mmxrm			\360\323\2\x0F\xF9\110				PENT,MMX,SQ
PUNPCKHBW	mmxreg,mmxrm			\360\323\2\x0F\x68\110				PENT,MMX,SQ
PUNPCKHDQ	mmxreg,mmxrm			\360\323\2\x0F\x6A\110				PENT,MMX,SQ
PUNPCKHWD	mmxreg,mmxrm			\360\323\2\x0F\x69\110				PENT,MMX,SQ
PUNPCKLBW	mmxreg,mmxrm			\360\323\2\x0F\x60\110				PENT,MMX,SQ
PUNPCKLDQ	mmxreg,mmxrm			\360\323\2\x0F\x62\110				PENT,MMX,SQ
PUNPCKLWD	mmxreg,mmxrm			\360\323\2\x0F\x61\110				PENT,MMX,SQ
PUSH		reg16				\320\10\x50					8086
PUSH		reg32				\321\10\x50					386,NOLONG
PUSH		reg64				\323\10\x50					X64
PUSH		rm16				\320\1\xFF\206					8086
PUSH		rm32				\321\1\xFF\206					386,NOLONG
PUSH		rm64				\323\1\xFF\206					X64
PUSH		reg_cs				\344						8086,NOLONG
PUSH		reg_dess			\344						8086,NOLONG
PUSH		reg_fsgs			\1\x0F\346					386
PUSH		imm8				\1\x6A\274					186
PUSH		imm16				\320\144\x68\140				186,AR0,SZ
PUSH		imm32				\321\154\x68\150				386,NOLONG,AR0,SZ
PUSH		imm32				\321\154\x68\150				386,NOLONG,SD
PUSH		imm64				\323\154\x68\250				X64,AR0,SZ
PUSHA		void				\322\1\x60					186,NOLONG
PUSHAD		void				\321\1\x60					386,NOLONG
PUSHAW		void				\320\1\x60					186,NOLONG
PUSHF		void				\322\1\x9C					8086
PUSHFD		void				\321\1\x9C					386,NOLONG
PUSHFQ		void				\321\1\x9C					X64
PUSHFW		void				\320\1\x9C					8086
PXOR		mmxreg,mmxrm			\360\323\2\x0F\xEF\110				PENT,MMX,SQ
RCL		rm8,unity			\1\xD0\202					8086
RCL		rm8,reg_cl			\1\xD2\202					8086
RCL		rm8,imm				\1\xC0\202\25					186,SB
RCL		rm16,unity			\320\1\xD1\202					8086
RCL		rm16,reg_cl			\320\1\xD3\202					8086
RCL		rm16,imm			\320\1\xC1\202\25				186,SB
RCL		rm32,unity			\321\1\xD1\202					386
RCL		rm32,reg_cl			\321\1\xD3\202					386
RCL		rm32,imm			\321\1\xC1\202\25				386,SB
RCL		rm64,unity			\324\1\xD1\202					X64
RCL		rm64,reg_cl			\324\1\xD3\202					X64
RCL		rm64,imm			\324\1\xC1\202\25				X64,SB
RCR		rm8,unity			\1\xD0\203					8086
RCR		rm8,reg_cl			\1\xD2\203					8086
RCR		rm8,imm				\1\xC0\203\25					186,SB
RCR		rm16,unity			\320\1\xD1\203					8086
RCR		rm16,reg_cl			\320\1\xD3\203					8086
RCR		rm16,imm			\320\1\xC1\203\25				186,SB
RCR		rm32,unity			\321\1\xD1\203					386
RCR		rm32,reg_cl			\321\1\xD3\203					386
RCR		rm32,imm			\321\1\xC1\203\25				386,SB
RCR		rm64,unity			\324\1\xD1\203					X64
RCR		rm64,reg_cl			\324\1\xD3\203					X64
RCR		rm64,imm			\324\1\xC1\203\25				X64,SB
RDSHR		rm32				\321\2\x0F\x36\200				P6,CYRIX,SMM
RDMSR		void				\2\x0F\x32					PENT,PRIV
RDPMC		void				\2\x0F\x33					P6
RDTSC		void				\2\x0F\x31					PENT
RDTSCP		void				\3\x0F\x01\xF9					X86_64
RET		void				\1\xC3						8086
RET		imm				\1\xC2\30					8086,SW
RETF		void				\1\xCB						8086
RETF		imm				\1\xCA\30					8086,SW
RETN		void				\1\xC3						8086
RETN		imm				\1\xC2\30					8086,SW
ROL		rm8,unity			\1\xD0\200					8086
ROL		rm8,reg_cl			\1\xD2\200					8086
ROL		rm8,imm				\1\xC0\200\25					186,SB
ROL		rm16,unity			\320\1\xD1\200					8086
ROL		rm16,reg_cl			\320\1\xD3\200					8086
ROL		rm16,imm			\320\1\xC1\200\25				186,SB
ROL		rm32,unity			\321\1\xD1\200					386
ROL		rm32,reg_cl			\321\1\xD3\200					386
ROL		rm32,imm			\321\1\xC1\200\25				386,SB
ROL		rm64,unity			\324\1\xD1\200					X64
ROL		rm64,reg_cl			\324\1\xD3\200					X64
ROL		rm64,imm			\324\1\xC1\200\25				X64,SB
ROR		rm8,unity			\1\xD0\201					8086
ROR		rm8,reg_cl			\1\xD2\201					8086
ROR		rm8,imm				\1\xC0\201\25					186,SB
ROR		rm16,unity			\320\1\xD1\201					8086
ROR		rm16,reg_cl			\320\1\xD3\201					8086
ROR		rm16,imm			\320\1\xC1\201\25				186,SB
ROR		rm32,unity			\321\1\xD1\201					386
ROR		rm32,reg_cl			\321\1\xD3\201					386
ROR		rm32,imm			\321\1\xC1\201\25				386,SB
ROR		rm64,unity			\324\1\xD1\201					X64
ROR		rm64,reg_cl			\324\1\xD3\201					X64
ROR		rm64,imm			\324\1\xC1\201\25				X64,SB
RDM		void				\2\x0F\x3A					P6,CYRIX,ND
RSDC		reg_sreg,mem80			\2\x0F\x79\110					486,CYRIX,SMM
RSLDT		mem80				\2\x0F\x7B\200					486,CYRIX,SMM
RSM		void				\2\x0F\xAA					PENT,SMM
RSTS		mem80				\2\x0F\x7D\200					486,CYRIX,SMM
SAHF		void				\1\x9E						8086
SAL		rm8,unity			\1\xD0\204					8086,ND
SAL		rm8,reg_cl			\1\xD2\204					8086,ND
SAL		rm8,imm				\1\xC0\204\25					186,ND,SB
SAL		rm16,unity			\320\1\xD1\204					8086,ND
SAL		rm16,reg_cl			\320\1\xD3\204					8086,ND
SAL		rm16,imm			\320\1\xC1\204\25				186,ND,SB
SAL		rm32,unity			\321\1\xD1\204					386,ND
SAL		rm32,reg_cl			\321\1\xD3\204					386,ND
SAL		rm32,imm			\321\1\xC1\204\25				386,ND,SB
SAL		rm64,unity			\324\1\xD1\204					X64,ND
SAL		rm64,reg_cl			\324\1\xD3\204					X64,ND
SAL		rm64,imm			\324\1\xC1\204\25				X64,ND,SB
SALC		void				\1\xD6						8086,UNDOC
SAR		rm8,unity			\1\xD0\207					8086
SAR		rm8,reg_cl			\1\xD2\207					8086
SAR		rm8,imm				\1\xC0\207\25					186,SB
SAR		rm16,unity			\320\1\xD1\207					8086
SAR		rm16,reg_cl			\320\1\xD3\207					8086
SAR		rm16,imm			\320\1\xC1\207\25				186,SB
SAR		rm32,unity			\321\1\xD1\207					386
SAR		rm32,reg_cl			\321\1\xD3\207					386
SAR		rm32,imm			\321\1\xC1\207\25				386,SB
SAR		rm64,unity			\324\1\xD1\207					X64
SAR		rm64,reg_cl			\324\1\xD3\207					X64
SAR		rm64,imm			\324\1\xC1\207\25				X64,SB
SBB		mem,reg8			\1\x18\101					8086,SM
SBB		reg8,reg8			\1\x18\101					8086
SBB		mem,reg16			\320\1\x19\101					8086,SM
SBB		reg16,reg16			\320\1\x19\101					8086
SBB		mem,reg32			\321\1\x19\101					386,SM
SBB		reg32,reg32			\321\1\x19\101					386
SBB		mem,reg64			\324\1\x19\101					X64,SM
SBB		reg64,reg64			\324\1\x19\101					X64
SBB		reg8,mem			\1\x1A\110					8086,SM
SBB		reg8,reg8			\1\x1A\110					8086
SBB		reg16,mem			\320\1\x1B\110					8086,SM
SBB		reg16,reg16			\320\1\x1B\110					8086
SBB		reg32,mem			\321\1\x1B\110					386,SM
SBB		reg32,reg32			\321\1\x1B\110					386
SBB		reg64,mem			\324\1\x1B\110					X64,SM
SBB		reg64,reg64			\324\1\x1B\110					X64
SBB		rm16,imm8			\320\1\x83\203\275				8086
SBB		rm32,imm8			\321\1\x83\203\275				386
SBB		rm64,imm8			\324\1\x83\203\275				X64
SBB		reg_al,imm			\1\x1C\21					8086,SM
SBB		reg_ax,sbyte16			\320\1\x83\203\275				8086,SM
SBB		reg_ax,imm			\320\1\x1D\31					8086,SM
SBB		reg_eax,sbyte32			\321\1\x83\203\275				386,SM
SBB		reg_eax,imm			\321\1\x1D\41					386,SM
SBB		reg_rax,sbyte64			\324\1\x83\203\275				X64,SM
SBB		reg_rax,imm			\324\1\x1D\255					X64,SM
SBB		rm8,imm				\1\x80\203\21					8086,SM
SBB		rm16,imm			\320\145\x81\203\141				8086,SM
SBB		rm32,imm			\321\155\x81\203\151				386,SM
SBB		rm64,imm			\324\155\x81\203\251				X64,SM
SBB		mem,imm8			\1\x80\203\21					8086,SM
SBB		mem,imm16			\320\145\x81\203\141				8086,SM
SBB		mem,imm32			\321\155\x81\203\151				386,SM
SCASB		void				\335\1\xAE					8086
SCASD		void				\335\321\1\xAF					386
SCASQ		void				\335\324\1\xAF					X64
SCASW		void				\335\320\1\xAF					8086
SFENCE		void				\3\x0F\xAE\xF8					X64,AMD
SGDT		mem				\2\x0F\x01\200					286
SHL		rm8,unity			\1\xD0\204					8086
SHL		rm8,reg_cl			\1\xD2\204					8086
SHL		rm8,imm				\1\xC0\204\25					186,SB
SHL		rm16,unity			\320\1\xD1\204					8086
SHL		rm16,reg_cl			\320\1\xD3\204					8086
SHL		rm16,imm			\320\1\xC1\204\25				186,SB
SHL		rm32,unity			\321\1\xD1\204					386
SHL		rm32,reg_cl			\321\1\xD3\204					386
SHL		rm32,imm			\321\1\xC1\204\25				386,SB
SHL		rm64,unity			\324\1\xD1\204					X64
SHL		rm64,reg_cl			\324\1\xD3\204					X64
SHL		rm64,imm			\324\1\xC1\204\25				X64,SB
SHLD		mem,reg16,imm			\320\2\x0F\xA4\101\26				386,SM2,SB,AR2
SHLD		reg16,reg16,imm			\320\2\x0F\xA4\101\26				386,SM2,SB,AR2
SHLD		mem,reg32,imm			\321\2\x0F\xA4\101\26				386,SM2,SB,AR2
SHLD		reg32,reg32,imm			\321\2\x0F\xA4\101\26				386,SM2,SB,AR2
SHLD		mem,reg64,imm			\324\2\x0F\xA4\101\26				X64,SM2,SB,AR2
SHLD		reg64,reg64,imm			\324\2\x0F\xA4\101\26				X64,SM2,SB,AR2
SHLD		mem,reg16,reg_cl		\320\2\x0F\xA5\101				386,SM
SHLD		reg16,reg16,reg_cl		\320\2\x0F\xA5\101				386
SHLD		mem,reg32,reg_cl		\321\2\x0F\xA5\101				386,SM
SHLD		reg32,reg32,reg_cl		\321\2\x0F\xA5\101				386
SHLD		mem,reg64,reg_cl		\324\2\x0F\xA5\101				X64,SM
SHLD		reg64,reg64,reg_cl		\324\2\x0F\xA5\101				X64
SHR		rm8,unity			\1\xD0\205					8086
SHR		rm8,reg_cl			\1\xD2\205					8086
SHR		rm8,imm				\1\xC0\205\25					186,SB
SHR		rm16,unity			\320\1\xD1\205					8086
SHR		rm16,reg_cl			\320\1\xD3\205					8086
SHR		rm16,imm			\320\1\xC1\205\25				186,SB
SHR		rm32,unity			\321\1\xD1\205					386
SHR		rm32,reg_cl			\321\1\xD3\205					386
SHR		rm32,imm			\321\1\xC1\205\25				386,SB
SHR		rm64,unity			\324\1\xD1\205					X64
SHR		rm64,reg_cl			\324\1\xD3\205					X64
SHR		rm64,imm			\324\1\xC1\205\25				X64,SB
SHRD		mem,reg16,imm			\320\2\x0F\xAC\101\26				386,SM2,SB,AR2
SHRD		reg16,reg16,imm			\320\2\x0F\xAC\101\26				386,SM2,SB,AR2
SHRD		mem,reg32,imm			\321\2\x0F\xAC\101\26				386,SM2,SB,AR2
SHRD		reg32,reg32,imm			\321\2\x0F\xAC\101\26				386,SM2,SB,AR2
SHRD		mem,reg64,imm			\324\2\x0F\xAC\101\26				X64,SM2,SB,AR2
SHRD		reg64,reg64,imm			\324\2\x0F\xAC\101\26				X64,SM2,SB,AR2
SHRD		mem,reg16,reg_cl		\320\2\x0F\xAD\101				386,SM
SHRD		reg16,reg16,reg_cl		\320\2\x0F\xAD\101				386
SHRD		mem,reg32,reg_cl		\321\2\x0F\xAD\101				386,SM
SHRD		reg32,reg32,reg_cl		\321\2\x0F\xAD\101				386
SHRD		mem,reg64,reg_cl		\324\2\x0F\xAD\101				X64,SM
SHRD		reg64,reg64,reg_cl		\324\2\x0F\xAD\101				X64
SIDT		mem				\2\x0F\x01\201					286
SLDT		mem				\2\x0F\x00\200					286
SLDT		mem16				\2\x0F\x00\200					286
SLDT		reg16				\320\2\x0F\x00\200				286
SLDT		reg32				\321\2\x0F\x00\200				386
SLDT		reg64				\323\2\x0F\x00\200				X64,ND
SLDT		reg64				\324\2\x0F\x00\200				X64
SKINIT		void				\3\x0F\x01\xDE					X64
SMI		void				\1\xF1						386,UNDOC
SMINT		void				\2\x0F\x38					P6,CYRIX,ND
; Older Cyrix chips had this; they had to move due to conflict with MMX
SMINTOLD	void				\2\x0F\x7E					486,CYRIX,ND
SMSW		mem				\2\x0F\x01\204					286
SMSW		mem16				\2\x0F\x01\204					286
SMSW		reg16				\320\2\x0F\x01\204				286
SMSW		reg32				\321\2\x0F\x01\204				386
STC		void				\1\xF9						8086
STD		void				\1\xFD						8086
STGI		void				\3\x0F\x01\xDC					X64
STI		void				\1\xFB						8086
STOSB		void				\1\xAA						8086
STOSD		void				\321\1\xAB					386
STOSQ		void				\324\1\xAB					X64
STOSW		void				\320\1\xAB					8086
STR		mem				\2\x0F\x00\201					286,PROT
STR		mem16				\2\x0F\x00\201					286,PROT
STR		reg16				\320\2\x0F\x00\201				286,PROT
STR		reg32				\321\2\x0F\x00\201				386,PROT
STR		reg64				\324\2\x0F\x00\201				X64
SUB		mem,reg8			\1\x28\101					8086,SM
SUB		reg8,reg8			\1\x28\101					8086
SUB		mem,reg16			\320\1\x29\101					8086,SM
SUB		reg16,reg16			\320\1\x29\101					8086
SUB		mem,reg32			\321\1\x29\101					386,SM
SUB		reg32,reg32			\321\1\x29\101					386
SUB		mem,reg64			\324\1\x29\101					X64,SM
SUB		reg64,reg64			\324\1\x29\101					X64
SUB		reg8,mem			\1\x2A\110					8086,SM
SUB		reg8,reg8			\1\x2A\110					8086
SUB		reg16,mem			\320\1\x2B\110					8086,SM
SUB		reg16,reg16			\320\1\x2B\110					8086
SUB		reg32,mem			\321\1\x2B\110					386,SM
SUB		reg32,reg32			\321\1\x2B\110					386
SUB		reg64,mem			\324\1\x2B\110					X64,SM
SUB		reg64,reg64			\324\1\x2B\110					X64
SUB		rm16,imm8			\320\1\x83\205\275				8086
SUB		rm32,imm8			\321\1\x83\205\275				386
SUB		rm64,imm8			\324\1\x83\205\275				X64
SUB		reg_al,imm			\1\x2C\21					8086,SM
SUB		reg_ax,sbyte16			\320\1\x83\205\275				8086,SM
SUB		reg_ax,imm			\320\1\x2D\31					8086,SM
SUB		reg_eax,sbyte32			\321\1\x83\205\275				386,SM
SUB		reg_eax,imm			\321\1\x2D\41					386,SM
SUB		reg_rax,sbyte64			\324\1\x83\205\275				X64,SM
SUB		reg_rax,imm			\324\1\x2D\255					X64,SM
SUB		rm8,imm				\1\x80\205\21					8086,SM
SUB		rm16,imm			\320\145\x81\205\141				8086,SM
SUB		rm32,imm			\321\155\x81\205\151				386,SM
SUB		rm64,imm			\324\155\x81\205\251				X64,SM
SUB		mem,imm8			\1\x80\205\21					8086,SM
SUB		mem,imm16			\320\145\x81\205\141				8086,SM
SUB		mem,imm32			\321\155\x81\205\151				386,SM
SVDC		mem80,reg_sreg			\2\x0F\x78\101					486,CYRIX,SMM
SVLDT		mem80				\2\x0F\x7A\200					486,CYRIX,SMM,ND
SVTS		mem80				\2\x0F\x7C\200					486,CYRIX,SMM
SWAPGS		void				\3\x0F\x01\xF8					X64
SYSCALL		void				\2\x0F\x05					P6,AMD
SYSENTER	void				\2\x0F\x34					P6
SYSEXIT		void				\2\x0F\x35					P6,PRIV
SYSRET		void				\2\x0F\x07					P6,PRIV,AMD
TEST		mem,reg8			\1\x84\101					8086,SM
TEST		reg8,reg8			\1\x84\101					8086
TEST		mem,reg16			\320\1\x85\101					8086,SM
TEST		reg16,reg16			\320\1\x85\101					8086
TEST		mem,reg32			\321\1\x85\101					386,SM
TEST		reg32,reg32			\321\1\x85\101					386
TEST		mem,reg64			\324\1\x85\101					X64,SM
TEST		reg64,reg64			\324\1\x85\101					X64
TEST		reg8,mem			\1\x84\110					8086,SM
TEST		reg16,mem			\320\1\x85\110					8086,SM
TEST		reg32,mem			\321\1\x85\110					386,SM
TEST		reg64,mem			\324\1\x85\110					X64,SM
TEST		reg_al,imm			\1\xA8\21					8086,SM
TEST		reg_ax,imm			\320\1\xA9\31					8086,SM
TEST		reg_eax,imm			\321\1\xA9\41					386,SM
TEST		reg_rax,imm			\324\1\xA9\255					X64,SM
TEST		rm8,imm				\1\xF6\200\21					8086,SM
TEST		rm16,imm			\320\1\xF7\200\31				8086,SM
TEST		rm32,imm			\321\1\xF7\200\41				386,SM
TEST		rm64,imm			\324\1\xF7\200\255				X64,SM
TEST		mem,imm8			\1\xF6\200\21					8086,SM
TEST		mem,imm16			\320\1\xF7\200\31				8086,SM
TEST		mem,imm32			\321\1\xF7\200\41				386,SM
UD0		void				\2\x0F\xFF					186,UNDOC
UD1		void				\2\x0F\xB9					186,UNDOC
UD2B		void				\2\x0F\xB9					186,UNDOC,ND
UD2		void				\2\x0F\x0B					186
UD2A		void				\2\x0F\x0B					186,ND
UMOV		mem,reg8			\360\2\x0F\x10\101				386,UNDOC,SM,ND
UMOV		reg8,reg8			\360\2\x0F\x10\101				386,UNDOC,ND
UMOV		mem,reg16			\360\320\2\x0F\x11\101				386,UNDOC,SM,ND
UMOV		reg16,reg16			\360\320\2\x0F\x11\101				386,UNDOC,ND
UMOV		mem,reg32			\360\321\2\x0F\x11\101				386,UNDOC,SM,ND
UMOV		reg32,reg32			\360\321\2\x0F\x11\101				386,UNDOC,ND
UMOV		reg8,mem			\360\2\x0F\x12\110				386,UNDOC,SM,ND
UMOV		reg8,reg8			\360\2\x0F\x12\110				386,UNDOC,ND
UMOV		reg16,mem			\360\320\2\x0F\x13\110				386,UNDOC,SM,ND
UMOV		reg16,reg16			\360\320\2\x0F\x13\110				386,UNDOC,ND
UMOV		reg32,mem			\360\321\2\x0F\x13\110				386,UNDOC,SM,ND
UMOV		reg32,reg32			\360\321\2\x0F\x13\110				386,UNDOC,ND
VERR		mem				\2\x0F\x00\204					286,PROT
VERR		mem16				\2\x0F\x00\204					286,PROT
VERR		reg16				\2\x0F\x00\204					286,PROT
VERW		mem				\2\x0F\x00\205					286,PROT
VERW		mem16				\2\x0F\x00\205					286,PROT
VERW		reg16				\2\x0F\x00\205					286,PROT
FWAIT		void				\341						8086
WBINVD		void				\2\x0F\x09					486,PRIV
WRSHR		rm32				\321\2\x0F\x37\200				P6,CYRIX,SMM
WRMSR		void				\2\x0F\x30					PENT,PRIV
XADD		mem,reg8			\2\x0F\xC0\101					486,SM
XADD		reg8,reg8			\2\x0F\xC0\101					486
XADD		mem,reg16			\320\2\x0F\xC1\101				486,SM
XADD		reg16,reg16			\320\2\x0F\xC1\101				486
XADD		mem,reg32			\321\2\x0F\xC1\101				486,SM
XADD		reg32,reg32			\321\2\x0F\xC1\101				486
XADD		mem,reg64			\324\2\x0F\xC1\101				X64,SM
XADD		reg64,reg64			\324\2\x0F\xC1\101				X64
XBTS		reg16,mem			\320\2\x0F\xA6\110				386,SW,UNDOC,ND
XBTS		reg16,reg16			\320\2\x0F\xA6\110				386,UNDOC,ND
XBTS		reg32,mem			\321\2\x0F\xA6\110				386,SD,UNDOC,ND
XBTS		reg32,reg32			\321\2\x0F\xA6\110				386,UNDOC,ND
XCHG		reg_ax,reg16			\320\11\x90					8086
XCHG		reg_eax,reg32na			\321\11\x90					386
XCHG		reg_rax,reg64			\324\11\x90					X64
XCHG		reg16,reg_ax			\320\10\x90					8086
XCHG		reg32na,reg_eax			\321\10\x90					386
XCHG		reg64,reg_rax			\324\10\x90					X64
; This must be NOLONG since opcode 90 is NOP, and in 64-bit mode
; "xchg eax,eax" is *not* a NOP.
XCHG		reg_eax,reg_eax			\321\1\x90					386,NOLONG
XCHG		reg8,mem			\1\x86\110					8086,SM
XCHG		reg8,reg8			\1\x86\110					8086
XCHG		reg16,mem			\320\1\x87\110					8086,SM
XCHG		reg16,reg16			\320\1\x87\110					8086
XCHG		reg32,mem			\321\1\x87\110					386,SM
XCHG		reg32,reg32			\321\1\x87\110					386
XCHG		reg64,mem			\324\1\x87\110					X64,SM
XCHG		reg64,reg64			\324\1\x87\110					X64
XCHG		mem,reg8			\1\x86\101					8086,SM
XCHG		reg8,reg8			\1\x86\101					8086
XCHG		mem,reg16			\320\1\x87\101					8086,SM
XCHG		reg16,reg16			\320\1\x87\101					8086
XCHG		mem,reg32			\321\1\x87\101					386,SM
XCHG		reg32,reg32			\321\1\x87\101					386
XCHG		mem,reg64			\324\1\x87\101					X64,SM
XCHG		reg64,reg64			\324\1\x87\101					X64
XLATB		void				\1\xD7						8086
XLAT		void				\1\xD7						8086
XOR		mem,reg8			\1\x30\101					8086,SM
XOR		reg8,reg8			\1\x30\101					8086
XOR		mem,reg16			\320\1\x31\101					8086,SM
XOR		reg16,reg16			\320\1\x31\101					8086
XOR		mem,reg32			\321\1\x31\101					386,SM
XOR		reg32,reg32			\321\1\x31\101					386
XOR		mem,reg64			\324\1\x31\101					X64,SM
XOR		reg64,reg64			\324\1\x31\101					X64
XOR		reg8,mem			\1\x32\110					8086,SM
XOR		reg8,reg8			\1\x32\110					8086
XOR		reg16,mem			\320\1\x33\110					8086,SM
XOR		reg16,reg16			\320\1\x33\110					8086
XOR		reg32,mem			\321\1\x33\110					386,SM
XOR		reg32,reg32			\321\1\x33\110					386
XOR		reg64,mem			\324\1\x33\110					X64,SM
XOR		reg64,reg64			\324\1\x33\110					X64
XOR		rm16,imm8			\320\1\x83\206\275				8086
XOR		rm32,imm8			\321\1\x83\206\275				386
XOR		rm64,imm8			\324\1\x83\206\275				X64
XOR		reg_al,imm			\1\x34\21					8086,SM
XOR		reg_ax,sbyte16			\320\1\x83\206\275				8086,SM
XOR		reg_ax,imm			\320\1\x35\31					8086,SM
XOR		reg_eax,sbyte32			\321\1\x83\206\275				386,SM
XOR		reg_eax,imm			\321\1\x35\41					386,SM
XOR		reg_rax,sbyte64			\324\1\x83\206\275				X64,SM
XOR		reg_rax,imm			\324\1\x35\255					X64,SM
XOR		rm8,imm				\1\x80\206\21					8086,SM
XOR		rm16,imm			\320\145\x81\206\141				8086,SM
XOR		rm32,imm			\321\155\x81\206\151				386,SM
XOR		rm64,imm			\324\155\x81\206\251				X64,SM
XOR		mem,imm8			\1\x80\206\21					8086,SM
XOR		mem,imm16			\320\145\x81\206\141				8086,SM
XOR		mem,imm32			\321\155\x81\206\151				386,SM
CMOVcc		reg16,mem			\320\1\x0F\330\x40\110				P6,SM
CMOVcc		reg16,reg16			\320\1\x0F\330\x40\110				P6
CMOVcc		reg32,mem			\321\1\x0F\330\x40\110				P6,SM
CMOVcc		reg32,reg32			\321\1\x0F\330\x40\110				P6
CMOVcc		reg64,mem			\324\1\x0F\330\x40\110				X64,SM
CMOVcc		reg64,reg64			\324\1\x0F\330\x40\110				X64
Jcc		imm|near			\322\1\x0F\330\x80\64				386
Jcc		imm16|near			\320\1\x0F\330\x80\64				386
Jcc		imm32|near			\321\1\x0F\330\x80\64				386
Jcc		imm|short			\330\x70\50					8086,ND
Jcc		imm				\370\330\x70\50					8086,ND
Jcc		imm				\1\x0F\330\x80\64				386,ND
Jcc		imm				\330\x71\373\1\xE9\64				8086,ND
Jcc		imm				\330\x70\50					8086
SETcc		mem				\1\x0F\330\x90\200				386,SB
SETcc		reg8				\1\x0F\330\x90\200				386

;# Katmai Streaming SIMD instructions (SSE -- a.k.a. KNI, XMM, MMX2)
ADDPS		xmmreg,xmmrm			\360\2\x0F\x58\110				KATMAI,SSE
ADDSS		xmmreg,xmmrm			\363\2\x0F\x58\110				KATMAI,SSE,SD
ANDNPS		xmmreg,xmmrm			\360\2\x0F\x55\110				KATMAI,SSE
ANDPS		xmmreg,xmmrm			\360\2\x0F\x54\110				KATMAI,SSE
CMPEQPS		xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x00			KATMAI,SSE
CMPEQSS		xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x00			KATMAI,SSE
CMPLEPS		xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x02			KATMAI,SSE
CMPLESS		xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x02			KATMAI,SSE
CMPLTPS		xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x01			KATMAI,SSE
CMPLTSS		xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x01			KATMAI,SSE
CMPNEQPS	xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x04			KATMAI,SSE
CMPNEQSS	xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x04			KATMAI,SSE
CMPNLEPS	xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x06			KATMAI,SSE
CMPNLESS	xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x06			KATMAI,SSE
CMPNLTPS	xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x05			KATMAI,SSE
CMPNLTSS	xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x05			KATMAI,SSE
CMPORDPS	xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x07			KATMAI,SSE
CMPORDSS	xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x07			KATMAI,SSE
CMPUNORDPS	xmmreg,xmmrm			\360\2\x0F\xC2\110\1\x03			KATMAI,SSE
CMPUNORDSS	xmmreg,xmmrm			\363\2\x0F\xC2\110\1\x03			KATMAI,SSE
; CMPPS/CMPSS must come after the specific ops; that way the disassembler will find the
; specific ops first and only disassemble illegal ones as cmpps/cmpss.
CMPPS		xmmreg,mem,imm			\360\2\x0F\xC2\110\26				KATMAI,SSE,SB,AR2
CMPPS		xmmreg,xmmreg,imm		\360\2\x0F\xC2\110\26				KATMAI,SSE,SB,AR2
CMPSS		xmmreg,mem,imm			\363\2\x0F\xC2\110\26				KATMAI,SSE,SB,AR2
CMPSS		xmmreg,xmmreg,imm		\363\2\x0F\xC2\110\26				KATMAI,SSE,SB,AR2
COMISS		xmmreg,xmmrm			\360\2\x0F\x2F\110				KATMAI,SSE
CVTPI2PS	xmmreg,mmxrm			\360\2\x0F\x2A\110				KATMAI,SSE,MMX,SQ
CVTPS2PI	mmxreg,xmmrm			\360\2\x0F\x2D\110				KATMAI,SSE,MMX,SQ
CVTSI2SS	xmmreg,mem			\363\2\x0F\x2A\110				KATMAI,SSE,SD,AR1,ND
CVTSI2SS	xmmreg,rm32			\363\2\x0F\x2A\110				KATMAI,SSE,SD,AR1
CVTSI2SS	xmmreg,rm64			\324\363\2\x0F\x2A\110				X64,SSE,SQ,AR1
CVTSS2SI	reg32,xmmreg			\363\2\x0F\x2D\110				KATMAI,SSE,SD,AR1
CVTSS2SI	reg32,mem			\363\2\x0F\x2D\110				KATMAI,SSE,SD,AR1
CVTSS2SI	reg64,xmmreg			\324\363\2\x0F\x2D\110				X64,SSE,SD,AR1
CVTSS2SI	reg64,mem			\324\363\2\x0F\x2D\110				X64,SSE,SD,AR1
CVTTPS2PI	mmxreg,xmmrm			\360\2\x0F\x2C\110				KATMAI,SSE,MMX,SQ
CVTTSS2SI	reg32,xmmrm			\363\2\x0F\x2C\110				KATMAI,SSE,SD,AR1
CVTTSS2SI	reg64,xmmrm			\324\363\2\x0F\x2C\110				X64,SSE,SD,AR1
DIVPS		xmmreg,xmmrm			\360\2\x0F\x5E\110				KATMAI,SSE
DIVSS		xmmreg,xmmrm			\363\2\x0F\x5E\110				KATMAI,SSE
LDMXCSR		mem				\2\x0F\xAE\202					KATMAI,SSE,SD
MAXPS		xmmreg,xmmrm			\360\2\x0F\x5F\110				KATMAI,SSE
MAXSS		xmmreg,xmmrm			\363\2\x0F\x5F\110				KATMAI,SSE
MINPS		xmmreg,xmmrm			\360\2\x0F\x5D\110				KATMAI,SSE
MINSS		xmmreg,xmmrm			\363\2\x0F\x5D\110				KATMAI,SSE
MOVAPS		xmmreg,mem			\360\2\x0F\x28\110				KATMAI,SSE
MOVAPS		mem,xmmreg			\360\2\x0F\x29\101				KATMAI,SSE
MOVAPS		xmmreg,xmmreg			\360\2\x0F\x28\110				KATMAI,SSE
MOVAPS		xmmreg,xmmreg			\360\2\x0F\x29\101				KATMAI,SSE
MOVHPS		xmmreg,mem			\360\2\x0F\x16\110				KATMAI,SSE
MOVHPS		mem,xmmreg			\360\2\x0F\x17\101				KATMAI,SSE
MOVLHPS		xmmreg,xmmreg			\360\2\x0F\x16\110				KATMAI,SSE
MOVLPS		xmmreg,mem			\360\2\x0F\x12\110				KATMAI,SSE
MOVLPS		mem,xmmreg			\360\2\x0F\x13\101				KATMAI,SSE
MOVHLPS		xmmreg,xmmreg			\360\2\x0F\x12\110				KATMAI,SSE
MOVMSKPS	reg32,xmmreg			\360\2\x0F\x50\110				KATMAI,SSE
MOVMSKPS	reg64,xmmreg			\360\324\2\x0F\x50\110				X64,SSE
MOVNTPS		mem,xmmreg			\360\2\x0F\x2B\101				KATMAI,SSE
MOVSS		xmmreg,mem			\363\2\x0F\x10\110				KATMAI,SSE
MOVSS		mem,xmmreg			\363\2\x0F\x11\101				KATMAI,SSE
MOVSS		xmmreg,xmmreg			\363\2\x0F\x10\110				KATMAI,SSE
MOVSS		xmmreg,xmmreg			\363\2\x0F\x11\101				KATMAI,SSE
MOVUPS		xmmreg,mem			\360\2\x0F\x10\110				KATMAI,SSE
MOVUPS		mem,xmmreg			\360\2\x0F\x11\101				KATMAI,SSE
MOVUPS		xmmreg,xmmreg			\360\2\x0F\x10\110				KATMAI,SSE
MOVUPS		xmmreg,xmmreg			\360\2\x0F\x11\101				KATMAI,SSE
MULPS		xmmreg,xmmrm			\360\2\x0F\x59\110				KATMAI,SSE
MULSS		xmmreg,xmmrm			\363\2\x0F\x59\110				KATMAI,SSE
ORPS		xmmreg,xmmrm			\360\2\x0F\x56\110				KATMAI,SSE
RCPPS		xmmreg,xmmrm			\360\2\x0F\x53\110				KATMAI,SSE
RCPSS		xmmreg,xmmrm			\363\2\x0F\x53\110				KATMAI,SSE
RSQRTPS		xmmreg,xmmrm			\360\2\x0F\x52\110				KATMAI,SSE
RSQRTSS		xmmreg,xmmrm			\363\2\x0F\x52\110				KATMAI,SSE
SHUFPS		xmmreg,mem,imm			\360\2\x0F\xC6\110\26				KATMAI,SSE,SB,AR2
SHUFPS		xmmreg,xmmreg,imm		\360\2\x0F\xC6\110\26				KATMAI,SSE,SB,AR2
SQRTPS		xmmreg,xmmrm			\360\2\x0F\x51\110				KATMAI,SSE
SQRTSS		xmmreg,xmmrm			\363\2\x0F\x51\110				KATMAI,SSE
STMXCSR		mem				\2\x0F\xAE\203					KATMAI,SSE,SD
SUBPS		xmmreg,xmmrm			\360\2\x0F\x5C\110				KATMAI,SSE
SUBSS		xmmreg,xmmrm			\363\2\x0F\x5C\110				KATMAI,SSE
UCOMISS		xmmreg,xmmrm			\360\2\x0F\x2E\110				KATMAI,SSE
UNPCKHPS	xmmreg,xmmrm			\360\2\x0F\x15\110				KATMAI,SSE
UNPCKLPS	xmmreg,xmmrm			\360\2\x0F\x14\110				KATMAI,SSE
XORPS		xmmreg,xmmrm			\360\2\x0F\x57\110				KATMAI,SSE

;# Introduced in Deschutes but necessary for SSE support
FXRSTOR		mem				\2\x0F\xAE\201					P6,SSE,FPU
FXSAVE		mem				\2\x0F\xAE\200					P6,SSE,FPU

;# XSAVE group (AVX and extended state)
; Introduced in late Penryn ... we really need to clean up the handling
; of CPU feature bits.
XGETBV		void				\360\3\x0F\x01\xD0				NEHALEM
XSETBV		void				\360\3\x0F\x01\xD1				NEHALEM,PRIV
XSAVE		mem				\360\2\x0F\xAE\204				NEHALEM
XRSTOR		mem				\360\2\x0F\xAE\205				NEHALEM

; These instructions are not SSE-specific; they are
;# Generic memory operations
; and work even if CR4.OSFXFR == 0
PREFETCHNTA	mem				\2\x0F\x18\200					KATMAI
PREFETCHT0	mem				\2\x0F\x18\201					KATMAI
PREFETCHT1	mem				\2\x0F\x18\202					KATMAI
PREFETCHT2	mem				\2\x0F\x18\203					KATMAI
SFENCE		void				\3\x0F\xAE\xF8					KATMAI

;# New MMX instructions introduced in Katmai
MASKMOVQ	mmxreg,mmxreg			\360\2\x0F\xF7\110				KATMAI,MMX
MOVNTQ		mem,mmxreg			\360\2\x0F\xE7\101				KATMAI,MMX,SQ
PAVGB		mmxreg,mmxrm			\360\323\2\x0F\xE0\110				KATMAI,MMX,SQ
PAVGW		mmxreg,mmxrm			\360\323\2\x0F\xE3\110				KATMAI,MMX,SQ
PEXTRW		reg32,mmxreg,imm		\360\2\x0F\xC5\110\26				KATMAI,MMX,SB,AR2
; PINSRW is documented as using a reg32, but it's really using only 16 bit
; -- accept either, but be truthful in disassembly
PINSRW		mmxreg,reg16,imm		\360\2\x0F\xC4\110\26				KATMAI,MMX,SB,AR2
PINSRW		mmxreg,reg32,imm		\360\2\x0F\xC4\110\26				KATMAI,MMX,SB,AR2,ND
PINSRW		mmxreg,mem,imm			\360\2\x0F\xC4\110\26				KATMAI,MMX,SB,AR2
PINSRW		mmxreg,mem16,imm		\360\2\x0F\xC4\110\26				KATMAI,MMX,SB,AR2,ND
PMAXSW		mmxreg,mmxrm			\360\323\2\x0F\xEE\110				KATMAI,MMX,SQ
PMAXUB		mmxreg,mmxrm			\360\323\2\x0F\xDE\110				KATMAI,MMX,SQ
PMINSW		mmxreg,mmxrm			\360\323\2\x0F\xEA\110				KATMAI,MMX,SQ
PMINUB		mmxreg,mmxrm			\360\323\2\x0F\xDA\110				KATMAI,MMX,SQ
PMOVMSKB	reg32,mmxreg			\360\2\x0F\xD7\110				KATMAI,MMX
PMULHUW		mmxreg,mmxrm			\360\323\2\x0F\xE4\110				KATMAI,MMX,SQ
PSADBW		mmxreg,mmxrm			\360\323\2\x0F\xF6\110				KATMAI,MMX,SQ
PSHUFW		mmxreg,mmxrm,imm		\360\323\2\x0F\x70\110\22			KATMAI,MMX,SM2,SB,AR2

;# AMD Enhanced 3DNow! (Athlon) instructions
PF2IW		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x1C			PENT,3DNOW,SQ
PFNACC		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x8A			PENT,3DNOW,SQ
PFPNACC		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x8E			PENT,3DNOW,SQ
PI2FW		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\x0C			PENT,3DNOW,SQ
PSWAPD		mmxreg,mmxrm			\323\2\x0F\x0F\110\01\xBB			PENT,3DNOW,SQ

;# Willamette SSE2 Cacheability Instructions
MASKMOVDQU	xmmreg,xmmreg			\361\2\x0F\xF7\110				WILLAMETTE,SSE2
; CLFLUSH needs its own feature flag implemented one day
CLFLUSH		mem				\2\x0F\xAE\207					WILLAMETTE,SSE2
MOVNTDQ		mem,xmmreg			\361\2\x0F\xE7\101				WILLAMETTE,SSE2,SO
MOVNTI		mem,reg32			\360\2\x0F\xC3\101				WILLAMETTE,SD
MOVNTI		mem,reg64			\324\360\2\x0F\xC3\101				X64,SQ
MOVNTPD		mem,xmmreg			\361\2\x0F\x2B\101				WILLAMETTE,SSE2,SO
LFENCE		void				\3\x0F\xAE\xE8					WILLAMETTE,SSE2
MFENCE		void				\3\x0F\xAE\xF0					WILLAMETTE,SSE2

;# Willamette MMX instructions (SSE2 SIMD Integer Instructions)
MOVD		xmmreg,reg32			\361\2\x0F\x6E\110				WILLAMETTE,SSE2
MOVD		reg32,xmmreg			\361\2\x0F\x7E\101				WILLAMETTE,SSE2
MOVD		mem,xmmreg			\361\2\x0F\x7E\101				WILLAMETTE,SSE2,SD
MOVD		xmmreg,mem			\361\2\x0F\x6E\110				WILLAMETTE,SSE2,SD
MOVDQA		xmmreg,xmmreg			\361\2\x0F\x6F\110				WILLAMETTE,SSE2
MOVDQA		mem,xmmreg			\361\2\x0F\x7F\101				WILLAMETTE,SSE2,SO
MOVDQA		xmmreg,mem			\361\2\x0F\x6F\110				WILLAMETTE,SSE2,SO
MOVDQA		xmmreg,xmmreg			\361\2\x0F\x7F\101				WILLAMETTE,SSE2
MOVDQU		xmmreg,xmmreg			\363\2\x0F\x6F\110				WILLAMETTE,SSE2
MOVDQU		mem,xmmreg			\363\2\x0F\x7F\101				WILLAMETTE,SSE2,SO
MOVDQU		xmmreg,mem			\363\2\x0F\x6F\110				WILLAMETTE,SSE2,SO
MOVDQU		xmmreg,xmmreg			\363\2\x0F\x7F\101				WILLAMETTE,SSE2
MOVDQ2Q		mmxreg,xmmreg			\362\2\x0F\xD6\110				WILLAMETTE,SSE2
MOVQ		xmmreg,xmmreg			\363\2\x0F\x7E\110				WILLAMETTE,SSE2
MOVQ		xmmreg,xmmreg			\361\2\x0F\xD6\101				WILLAMETTE,SSE2
MOVQ		mem,xmmreg			\361\2\x0F\xD6\101				WILLAMETTE,SSE2,SQ
MOVQ		xmmreg,mem			\363\2\x0F\x7E\110				WILLAMETTE,SSE2,SQ
MOVQ		xmmreg,rm64			\361\324\2\x0F\x6E\110				X64,SSE2
MOVQ		rm64,xmmreg			\361\324\2\x0F\x7E\101				X64,SSE2
MOVQ2DQ		xmmreg,mmxreg			\363\2\x0F\xD6\110				WILLAMETTE,SSE2
PACKSSWB	xmmreg,xmmrm			\361\2\x0F\x63\110				WILLAMETTE,SSE2,SO
PACKSSDW	xmmreg,xmmrm			\361\2\x0F\x6B\110				WILLAMETTE,SSE2,SO
PACKUSWB	xmmreg,xmmrm			\361\2\x0F\x67\110				WILLAMETTE,SSE2,SO
PADDB		xmmreg,xmmrm			\361\2\x0F\xFC\110				WILLAMETTE,SSE2,SO
PADDW		xmmreg,xmmrm			\361\2\x0F\xFD\110				WILLAMETTE,SSE2,SO
PADDD		xmmreg,xmmrm			\361\2\x0F\xFE\110				WILLAMETTE,SSE2,SO
PADDQ		mmxreg,mmxrm			\360\2\x0F\xD4\110				WILLAMETTE,MMX,SQ
PADDQ		xmmreg,xmmrm			\361\2\x0F\xD4\110				WILLAMETTE,SSE2,SO
PADDSB		xmmreg,xmmrm			\361\2\x0F\xEC\110				WILLAMETTE,SSE2,SO
PADDSW		xmmreg,xmmrm			\361\2\x0F\xED\110				WILLAMETTE,SSE2,SO
PADDUSB		xmmreg,xmmrm			\361\2\x0F\xDC\110				WILLAMETTE,SSE2,SO
PADDUSW		xmmreg,xmmrm			\361\2\x0F\xDD\110				WILLAMETTE,SSE2,SO
PAND		xmmreg,xmmrm			\361\2\x0F\xDB\110				WILLAMETTE,SSE2,SO
PANDN		xmmreg,xmmrm			\361\2\x0F\xDF\110				WILLAMETTE,SSE2,SO
PAVGB		xmmreg,xmmrm			\361\2\x0F\xE0\110				WILLAMETTE,SSE2,SO
PAVGW		xmmreg,xmmrm			\361\2\x0F\xE3\110				WILLAMETTE,SSE2,SO
PCMPEQB		xmmreg,xmmrm			\361\2\x0F\x74\110				WILLAMETTE,SSE2,SO
PCMPEQW		xmmreg,xmmrm			\361\2\x0F\x75\110				WILLAMETTE,SSE2,SO
PCMPEQD		xmmreg,xmmrm			\361\2\x0F\x76\110				WILLAMETTE,SSE2,SO
PCMPGTB		xmmreg,xmmrm			\361\2\x0F\x64\110				WILLAMETTE,SSE2,SO
PCMPGTW		xmmreg,xmmrm			\361\2\x0F\x65\110				WILLAMETTE,SSE2,SO
PCMPGTD		xmmreg,xmmrm			\361\2\x0F\x66\110				WILLAMETTE,SSE2,SO
PEXTRW		reg32,xmmreg,imm		\361\2\x0F\xC5\110\26				WILLAMETTE,SSE2,SB,AR2
PINSRW		xmmreg,reg16,imm		\361\2\x0F\xC4\110\26				WILLAMETTE,SSE2,SB,AR2
PINSRW		xmmreg,reg32,imm		\361\2\x0F\xC4\110\26				WILLAMETTE,SSE2,SB,AR2,ND
PINSRW		xmmreg,mem,imm			\361\2\x0F\xC4\110\26				WILLAMETTE,SSE2,SB,AR2
PINSRW		xmmreg,mem16,imm		\361\2\x0F\xC4\110\26				WILLAMETTE,SSE2,SB,AR2,ND
PMADDWD		xmmreg,xmmrm			\361\2\x0F\xF5\110				WILLAMETTE,SSE2,SO
PMAXSW		xmmreg,xmmrm			\361\2\x0F\xEE\110				WILLAMETTE,SSE2,SO
PMAXUB		xmmreg,xmmrm			\361\2\x0F\xDE\110				WILLAMETTE,SSE2,SO
PMINSW		xmmreg,xmmrm			\361\2\x0F\xEA\110				WILLAMETTE,SSE2,SO
PMINUB		xmmreg,xmmrm			\361\2\x0F\xDA\110				WILLAMETTE,SSE2,SO
PMOVMSKB	reg32,xmmreg			\361\2\x0F\xD7\110				WILLAMETTE,SSE2
PMULHUW		xmmreg,xmmrm			\361\2\x0F\xE4\110				WILLAMETTE,SSE2,SO
PMULHW		xmmreg,xmmrm			\361\2\x0F\xE5\110				WILLAMETTE,SSE2,SO
PMULLW		xmmreg,xmmrm			\361\2\x0F\xD5\110				WILLAMETTE,SSE2,SO
PMULUDQ		mmxreg,mmxrm			\360\323\2\x0F\xF4\110				WILLAMETTE,SSE2,SO
PMULUDQ		xmmreg,xmmrm			\361\2\x0F\xF4\110				WILLAMETTE,SSE2,SO
POR		xmmreg,xmmrm			\361\2\x0F\xEB\110				WILLAMETTE,SSE2,SO
PSADBW		xmmreg,xmmrm			\361\2\x0F\xF6\110				WILLAMETTE,SSE2,SO
PSHUFD		xmmreg,xmmreg,imm		\361\2\x0F\x70\110\22				WILLAMETTE,SSE2,SB,AR2
PSHUFD		xmmreg,mem,imm			\361\2\x0F\x70\110\22				WILLAMETTE,SSE2,SM2,SB,AR2
PSHUFHW		xmmreg,xmmreg,imm		\363\2\x0F\x70\110\22				WILLAMETTE,SSE2,SB,AR2
PSHUFHW		xmmreg,mem,imm			\363\2\x0F\x70\110\22				WILLAMETTE,SSE2,SM2,SB,AR2
PSHUFLW		xmmreg,xmmreg,imm		\362\2\x0F\x70\110\22				WILLAMETTE,SSE2,SB,AR2
PSHUFLW		xmmreg,mem,imm			\362\2\x0F\x70\110\22				WILLAMETTE,SSE2,SM2,SB,AR2
PSLLDQ		xmmreg,imm			\361\2\x0F\x73\207\25				WILLAMETTE,SSE2,SB,AR1
PSLLW		xmmreg,xmmrm			\361\2\x0F\xF1\110				WILLAMETTE,SSE2,SO
PSLLW		xmmreg,imm			\361\2\x0F\x71\206\25				WILLAMETTE,SSE2,SB,AR1
PSLLD		xmmreg,xmmrm			\361\2\x0F\xF2\110				WILLAMETTE,SSE2,SO
PSLLD		xmmreg,imm			\361\2\x0F\x72\206\25				WILLAMETTE,SSE2,SB,AR1
PSLLQ		xmmreg,xmmrm			\361\2\x0F\xF3\110				WILLAMETTE,SSE2,SO
PSLLQ		xmmreg,imm			\361\2\x0F\x73\206\25				WILLAMETTE,SSE2,SB,AR1
PSRAW		xmmreg,xmmrm			\361\2\x0F\xE1\110				WILLAMETTE,SSE2,SO
PSRAW		xmmreg,imm			\361\2\x0F\x71\204\25				WILLAMETTE,SSE2,SB,AR1
PSRAD		xmmreg,xmmrm			\361\2\x0F\xE2\110				WILLAMETTE,SSE2,SO
PSRAD		xmmreg,imm			\361\2\x0F\x72\204\25				WILLAMETTE,SSE2,SB,AR1
PSRLDQ		xmmreg,imm			\361\2\x0F\x73\203\25				WILLAMETTE,SSE2,SB,AR1
PSRLW		xmmreg,xmmrm			\361\2\x0F\xD1\110				WILLAMETTE,SSE2,SO
PSRLW		xmmreg,imm			\361\2\x0F\x71\202\25				WILLAMETTE,SSE2,SB,AR1
PSRLD		xmmreg,xmmrm			\361\2\x0F\xD2\110				WILLAMETTE,SSE2,SO
PSRLD		xmmreg,imm			\361\2\x0F\x72\202\25				WILLAMETTE,SSE2,SB,AR1
PSRLQ		xmmreg,xmmrm			\361\2\x0F\xD3\110				WILLAMETTE,SSE2,SO
PSRLQ		xmmreg,imm			\361\2\x0F\x73\202\25				WILLAMETTE,SSE2,SB,AR1
PSUBB		xmmreg,xmmrm			\361\2\x0F\xF8\110				WILLAMETTE,SSE2,SO
PSUBW		xmmreg,xmmrm			\361\2\x0F\xF9\110				WILLAMETTE,SSE2,SO
PSUBD		xmmreg,xmmrm			\361\2\x0F\xFA\110				WILLAMETTE,SSE2,SO
PSUBQ		mmxreg,mmxrm			\360\323\2\x0F\xFB\110				WILLAMETTE,SSE2,SO
PSUBQ		xmmreg,xmmrm			\361\2\x0F\xFB\110				WILLAMETTE,SSE2,SO
PSUBSB		xmmreg,xmmrm			\361\2\x0F\xE8\110				WILLAMETTE,SSE2,SO
PSUBSW		xmmreg,xmmrm			\361\2\x0F\xE9\110				WILLAMETTE,SSE2,SO
PSUBUSB		xmmreg,xmmrm			\361\2\x0F\xD8\110				WILLAMETTE,SSE2,SO
PSUBUSW		xmmreg,xmmrm			\361\2\x0F\xD9\110				WILLAMETTE,SSE2,SO
PUNPCKHBW	xmmreg,xmmrm			\361\2\x0F\x68\110				WILLAMETTE,SSE2,SO
PUNPCKHWD	xmmreg,xmmrm			\361\2\x0F\x69\110				WILLAMETTE,SSE2,SO
PUNPCKHDQ	xmmreg,xmmrm			\361\2\x0F\x6A\110				WILLAMETTE,SSE2,SO
PUNPCKHQDQ	xmmreg,xmmrm			\361\2\x0F\x6D\110				WILLAMETTE,SSE2,SO
PUNPCKLBW	xmmreg,xmmrm			\361\2\x0F\x60\110				WILLAMETTE,SSE2,SO
PUNPCKLWD	xmmreg,xmmrm			\361\2\x0F\x61\110				WILLAMETTE,SSE2,SO
PUNPCKLDQ	xmmreg,xmmrm			\361\2\x0F\x62\110				WILLAMETTE,SSE2,SO
PUNPCKLQDQ	xmmreg,xmmrm			\361\2\x0F\x6C\110				WILLAMETTE,SSE2,SO
PXOR		xmmreg,xmmrm			\361\2\x0F\xEF\110				WILLAMETTE,SSE2,SO

;# Willamette Streaming SIMD instructions (SSE2)
ADDPD		xmmreg,xmmrm			\361\2\x0F\x58\110				WILLAMETTE,SSE2,SO
ADDSD		xmmreg,xmmrm			\362\2\x0F\x58\110				WILLAMETTE,SSE2,SQ
ANDNPD		xmmreg,xmmrm			\361\2\x0F\x55\110				WILLAMETTE,SSE2,SO
ANDPD		xmmreg,xmmrm			\361\2\x0F\x54\110				WILLAMETTE,SSE2,SO
CMPEQPD		xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x00			WILLAMETTE,SSE2,SO
CMPEQSD		xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x00			WILLAMETTE,SSE2
CMPLEPD		xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x02			WILLAMETTE,SSE2,SO
CMPLESD		xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x02			WILLAMETTE,SSE2
CMPLTPD		xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x01			WILLAMETTE,SSE2,SO
CMPLTSD		xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x01			WILLAMETTE,SSE2
CMPNEQPD	xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x04			WILLAMETTE,SSE2,SO
CMPNEQSD	xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x04			WILLAMETTE,SSE2
CMPNLEPD	xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x06			WILLAMETTE,SSE2,SO
CMPNLESD	xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x06			WILLAMETTE,SSE2
CMPNLTPD	xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x05			WILLAMETTE,SSE2,SO
CMPNLTSD	xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x05			WILLAMETTE,SSE2
CMPORDPD	xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x07			WILLAMETTE,SSE2,SO
CMPORDSD	xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x07			WILLAMETTE,SSE2
CMPUNORDPD	xmmreg,xmmrm			\361\2\x0F\xC2\110\1\x03			WILLAMETTE,SSE2,SO
CMPUNORDSD	xmmreg,xmmrm			\362\2\x0F\xC2\110\1\x03			WILLAMETTE,SSE2
; CMPPD/CMPSD must come after the specific ops; that way the disassembler will find the
; specific ops first and only disassemble illegal ones as cmppd/cmpsd.
CMPPD		xmmreg,xmmrm,imm		\361\2\x0F\xC2\110\26				WILLAMETTE,SSE2,SM2,SB,AR2
CMPSD		xmmreg,xmmrm,imm		\362\2\x0F\xC2\110\26				WILLAMETTE,SSE2,SB,AR2
COMISD		xmmreg,xmmrm			\361\2\x0F\x2F\110				WILLAMETTE,SSE2
CVTDQ2PD	xmmreg,xmmrm			\363\2\x0F\xE6\110				WILLAMETTE,SSE2,SQ
CVTDQ2PS	xmmreg,xmmrm			\360\2\x0F\x5B\110				WILLAMETTE,SSE2,SO
CVTPD2DQ	xmmreg,xmmrm			\362\2\x0F\xE6\110				WILLAMETTE,SSE2,SO
CVTPD2PI	mmxreg,xmmrm			\361\2\x0F\x2D\110				WILLAMETTE,SSE2,SO
CVTPD2PS	xmmreg,xmmrm			\361\2\x0F\x5A\110				WILLAMETTE,SSE2,SO
CVTPI2PD	xmmreg,mmxrm			\361\2\x0F\x2A\110				WILLAMETTE,SSE2,SQ
CVTPS2DQ	xmmreg,xmmrm			\361\2\x0F\x5B\110				WILLAMETTE,SSE2,SO
CVTPS2PD	xmmreg,xmmrm			\360\2\x0F\x5A\110				WILLAMETTE,SSE2,SQ
CVTSD2SI	reg32,xmmreg			\362\2\x0F\x2D\110				WILLAMETTE,SSE2,SQ,AR1
CVTSD2SI	reg32,mem			\362\2\x0F\x2D\110				WILLAMETTE,SSE2,SQ,AR1
CVTSD2SI	reg64,xmmreg			\324\362\2\x0F\x2D\110				X64,SSE2,SQ,AR1
CVTSD2SI	reg64,mem			\324\362\2\x0F\x2D\110				X64,SSE2,SQ,AR1
CVTSD2SS	xmmreg,xmmrm			\362\2\x0F\x5A\110				WILLAMETTE,SSE2,SQ
CVTSI2SD	xmmreg,mem			\362\2\x0F\x2A\110				WILLAMETTE,SSE2,SD,AR1,ND
CVTSI2SD	xmmreg,rm32			\362\2\x0F\x2A\110				WILLAMETTE,SSE2,SD,AR1
CVTSI2SD	xmmreg,rm64			\324\362\2\x0F\x2A\110				X64,SSE2,SQ,AR1
CVTSS2SD	xmmreg,xmmrm			\363\2\x0F\x5A\110				WILLAMETTE,SSE2,SD
CVTTPD2PI	mmxreg,xmmrm			\361\2\x0F\x2C\110				WILLAMETTE,SSE2,SO
CVTTPD2DQ	xmmreg,xmmrm			\361\2\x0F\xE6\110				WILLAMETTE,SSE2,SO
CVTTPS2DQ	xmmreg,xmmrm			\363\2\x0F\x5B\110				WILLAMETTE,SSE2,SO
CVTTSD2SI	reg32,xmmreg			\362\2\x0F\x2C\110				WILLAMETTE,SSE2,SQ,AR1
CVTTSD2SI	reg32,mem			\362\2\x0F\x2C\110				WILLAMETTE,SSE2,SQ,AR1
CVTTSD2SI	reg64,xmmreg			\324\362\2\x0F\x2C\110				X64,SSE2,SQ,AR1
CVTTSD2SI	reg64,mem			\324\362\2\x0F\x2C\110				X64,SSE2,SQ,AR1
DIVPD		xmmreg,xmmrm			\361\2\x0F\x5E\110				WILLAMETTE,SSE2,SO
DIVSD		xmmreg,xmmrm			\362\2\x0F\x5E\110				WILLAMETTE,SSE2
MAXPD		xmmreg,xmmrm			\361\2\x0F\x5F\110				WILLAMETTE,SSE2,SO
MAXSD		xmmreg,xmmrm			\362\2\x0F\x5F\110				WILLAMETTE,SSE2
MINPD		xmmreg,xmmrm			\361\2\x0F\x5D\110				WILLAMETTE,SSE2,SO
MINSD		xmmreg,xmmrm			\362\2\x0F\x5D\110				WILLAMETTE,SSE2
MOVAPD		xmmreg,xmmreg			\361\2\x0F\x28\110				WILLAMETTE,SSE2
MOVAPD		xmmreg,xmmreg			\361\2\x0F\x29\101				WILLAMETTE,SSE2
MOVAPD		mem,xmmreg			\361\2\x0F\x29\101				WILLAMETTE,SSE2,SO
MOVAPD		xmmreg,mem			\361\2\x0F\x28\110				WILLAMETTE,SSE2,SO
MOVHPD		mem,xmmreg			\361\2\x0F\x17\101				WILLAMETTE,SSE2
MOVHPD		xmmreg,mem			\361\2\x0F\x16\110				WILLAMETTE,SSE2
MOVLPD		mem,xmmreg			\361\2\x0F\x13\101				WILLAMETTE,SSE2
MOVLPD		xmmreg,mem			\361\2\x0F\x12\110				WILLAMETTE,SSE2
MOVMSKPD	reg32,xmmreg			\361\2\x0F\x50\110				WILLAMETTE,SSE2
MOVMSKPD	reg64,xmmreg			\361\324\2\x0F\x50\110				X64,SSE2
MOVSD		xmmreg,xmmreg			\362\2\x0F\x10\110				WILLAMETTE,SSE2
MOVSD		xmmreg,xmmreg			\362\2\x0F\x11\101				WILLAMETTE,SSE2
MOVSD		mem,xmmreg			\362\2\x0F\x11\101				WILLAMETTE,SSE2
MOVSD		xmmreg,mem			\362\2\x0F\x10\110				WILLAMETTE,SSE2
MOVUPD		xmmreg,xmmreg			\361\2\x0F\x10\110				WILLAMETTE,SSE2
MOVUPD		xmmreg,xmmreg			\361\2\x0F\x11\101				WILLAMETTE,SSE2
MOVUPD		mem,xmmreg			\361\2\x0F\x11\101				WILLAMETTE,SSE2,SO
MOVUPD		xmmreg,mem			\361\2\x0F\x10\110				WILLAMETTE,SSE2,SO
MULPD		xmmreg,xmmrm			\361\2\x0F\x59\110				WILLAMETTE,SSE2,SO
MULSD		xmmreg,xmmrm			\362\2\x0F\x59\110				WILLAMETTE,SSE2
ORPD		xmmreg,xmmrm			\361\2\x0F\x56\110				WILLAMETTE,SSE2,SO
SHUFPD		xmmreg,xmmreg,imm		\361\2\x0F\xC6\110\26				WILLAMETTE,SSE2,SB,AR2
SHUFPD		xmmreg,mem,imm			\361\2\x0F\xC6\110\26				WILLAMETTE,SSE2,SM,SB,AR2
SQRTPD		xmmreg,xmmrm			\361\2\x0F\x51\110				WILLAMETTE,SSE2,SO
SQRTSD		xmmreg,xmmrm			\362\2\x0F\x51\110				WILLAMETTE,SSE2
SUBPD		xmmreg,xmmrm			\361\2\x0F\x5C\110				WILLAMETTE,SSE2,SO
SUBSD		xmmreg,xmmrm			\362\2\x0F\x5C\110				WILLAMETTE,SSE2
UCOMISD		xmmreg,xmmrm			\361\2\x0F\x2E\110				WILLAMETTE,SSE2
UNPCKHPD	xmmreg,xmmrm			\361\2\x0F\x15\110				WILLAMETTE,SSE2,SO
UNPCKLPD	xmmreg,xmmrm			\361\2\x0F\x14\110				WILLAMETTE,SSE2,SO
XORPD		xmmreg,xmmrm			\361\2\x0F\x57\110				WILLAMETTE,SSE2,SO

;# Prescott New Instructions (SSE3)
ADDSUBPD	xmmreg,xmmrm			\361\2\x0F\xD0\110				PRESCOTT,SSE3,SO
ADDSUBPS	xmmreg,xmmrm			\362\2\x0F\xD0\110				PRESCOTT,SSE3,SO
HADDPD		xmmreg,xmmrm			\361\2\x0F\x7C\110				PRESCOTT,SSE3,SO
HADDPS		xmmreg,xmmrm			\362\2\x0F\x7C\110				PRESCOTT,SSE3,SO
HSUBPD		xmmreg,xmmrm			\361\2\x0F\x7D\110				PRESCOTT,SSE3,SO
HSUBPS		xmmreg,xmmrm			\362\2\x0F\x7D\110				PRESCOTT,SSE3,SO
LDDQU		xmmreg,mem			\362\2\x0F\xF0\110				PRESCOTT,SSE3,SO
MOVDDUP		xmmreg,xmmrm			\362\2\x0F\x12\110				PRESCOTT,SSE3
MOVSHDUP	xmmreg,xmmrm			\363\2\x0F\x16\110				PRESCOTT,SSE3
MOVSLDUP	xmmreg,xmmrm			\363\2\x0F\x12\110				PRESCOTT,SSE3

;# VMX Instructions
VMCALL		void				\3\x0F\x01\xC1					VMX
VMCLEAR		mem				\361\2\x0F\xC7\206				VMX
VMLAUNCH	void				\3\x0F\x01\xC2					VMX
VMLOAD		void				\3\x0F\x01\xDA					X64,VMX
VMMCALL		void				\3\x0F\x01\xD9					X64,VMX
VMPTRLD		mem				\2\x0F\xC7\206					VMX
VMPTRST		mem				\2\x0F\xC7\207					VMX
VMREAD		rm32,reg32			\360\2\x0F\x78\101				VMX,NOLONG,SD
VMREAD		rm64,reg64			\323\360\2\x0F\x78\101				X64,VMX,SQ
VMRESUME	void				\3\x0F\x01\xC3					VMX
VMRUN		void				\3\x0F\x01\xD8					X64,VMX
VMSAVE		void				\3\x0F\x01\xDB					X64,VMX
VMWRITE		reg32,rm32			\360\2\x0F\x79\110				VMX,NOLONG,SD
VMWRITE		reg64,rm64			\323\360\2\x0F\x79\110				X64,VMX,SQ
VMXOFF		void				\3\x0F\x01\xC4					VMX
VMXON		mem				\363\2\x0F\xC7\206				VMX
;# Extended Page Tables VMX instructions
INVEPT		reg32,mem			[rm: 66 0f 38 80 /r]				VMX,SO,NOLONG
INVEPT		reg64,mem			[rm: o64nw 66 0f 38 80 /r]			VMX,SO,LONG
INVVPID		reg32,mem			[rm: 66 0f 38 81 /r]				VMX,SO,NOLONG
INVVPID		reg64,mem			[rm: o64nw 66 0f 38 81 /r]			VMX,SO,LONG

;# Tejas New Instructions (SSSE3)
PABSB		mmxreg,mmxrm			\360\3\x0F\x38\x1C\110				SSSE3,MMX,SQ
PABSB		xmmreg,xmmrm			\361\3\x0F\x38\x1C\110				SSSE3
PABSW		mmxreg,mmxrm			\360\3\x0F\x38\x1D\110				SSSE3,MMX,SQ
PABSW		xmmreg,xmmrm			\361\3\x0F\x38\x1D\110				SSSE3
PABSD		mmxreg,mmxrm			\360\3\x0F\x38\x1E\110				SSSE3,MMX,SQ
PABSD		xmmreg,xmmrm			\361\3\x0F\x38\x1E\110				SSSE3
PALIGNR		mmxreg,mmxrm,imm		\360\3\x0F\x3A\x0F\110\26			SSSE3,MMX,SQ
PALIGNR		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x0F\110\26			SSSE3
PHADDW		mmxreg,mmxrm			\360\3\x0F\x38\x01\110				SSSE3,MMX,SQ
PHADDW		xmmreg,xmmrm			\361\3\x0F\x38\x01\110				SSSE3
PHADDD		mmxreg,mmxrm			\360\3\x0F\x38\x02\110				SSSE3,MMX,SQ
PHADDD		xmmreg,xmmrm			\361\3\x0F\x38\x02\110				SSSE3
PHADDSW		mmxreg,mmxrm			\360\3\x0F\x38\x03\110				SSSE3,MMX,SQ
PHADDSW		xmmreg,xmmrm			\361\3\x0F\x38\x03\110				SSSE3
PHSUBW		mmxreg,mmxrm			\360\3\x0F\x38\x05\110				SSSE3,MMX,SQ
PHSUBW		xmmreg,xmmrm			\361\3\x0F\x38\x05\110				SSSE3
PHSUBD		mmxreg,mmxrm			\360\3\x0F\x38\x06\110				SSSE3,MMX,SQ
PHSUBD		xmmreg,xmmrm			\361\3\x0F\x38\x06\110				SSSE3
PHSUBSW		mmxreg,mmxrm			\360\3\x0F\x38\x07\110				SSSE3,MMX,SQ
PHSUBSW		xmmreg,xmmrm			\361\3\x0F\x38\x07\110				SSSE3
PMADDUBSW	mmxreg,mmxrm			\360\3\x0F\x38\x04\110				SSSE3,MMX,SQ
PMADDUBSW	xmmreg,xmmrm			\361\3\x0F\x38\x04\110				SSSE3
PMULHRSW	mmxreg,mmxrm			\360\3\x0F\x38\x0B\110				SSSE3,MMX,SQ
PMULHRSW	xmmreg,xmmrm			\361\3\x0F\x38\x0B\110				SSSE3
PSHUFB		mmxreg,mmxrm			\360\3\x0F\x38\x00\110				SSSE3,MMX,SQ
PSHUFB		xmmreg,xmmrm			\361\3\x0F\x38\x00\110				SSSE3
PSIGNB		mmxreg,mmxrm			\360\3\x0F\x38\x08\110				SSSE3,MMX,SQ
PSIGNB		xmmreg,xmmrm			\361\3\x0F\x38\x08\110				SSSE3
PSIGNW		mmxreg,mmxrm			\360\3\x0F\x38\x09\110				SSSE3,MMX,SQ
PSIGNW		xmmreg,xmmrm			\361\3\x0F\x38\x09\110				SSSE3
PSIGND		mmxreg,mmxrm			\360\3\x0F\x38\x0A\110				SSSE3,MMX,SQ
PSIGND		xmmreg,xmmrm			\361\3\x0F\x38\x0A\110				SSSE3

;# AMD SSE4A
EXTRQ		xmmreg,imm,imm			\361\2\x0F\x78\200\25\26			SSE4A,AMD
EXTRQ		xmmreg,xmmreg			\361\2\x0F\x79\110				SSE4A,AMD
INSERTQ		xmmreg,xmmreg,imm,imm		\362\2\x0F\x78\110\26\27			SSE4A,AMD
INSERTQ		xmmreg,xmmreg			\362\2\x0F\x79\110				SSE4A,AMD
MOVNTSD		mem,xmmreg			\362\2\x0F\x2B\101				SSE4A,AMD,SQ
MOVNTSS		mem,xmmreg			\363\2\x0F\x2B\101				SSE4A,AMD,SD

;# New instructions in Barcelona
LZCNT		reg16,rm16			\320\333\2\x0F\xBD\110				P6,AMD
LZCNT		reg32,rm32			\321\333\2\x0F\xBD\110				P6,AMD
LZCNT		reg64,rm64			\324\333\2\x0F\xBD\110				X64,AMD

;# Penryn New Instructions (SSE4.1)
BLENDPD		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x0D\110\26			SSE41
BLENDPS		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x0C\110\26			SSE41
BLENDVPD	xmmreg,xmmrm,xmm0		\361\3\x0F\x38\x15\110				SSE41
BLENDVPS	xmmreg,xmmrm,xmm0		\361\3\x0F\x38\x14\110				SSE41
DPPD		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x41\110\26			SSE41
DPPS		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x40\110\26			SSE41
EXTRACTPS	rm32,xmmreg,imm			\361\3\x0F\x3A\x17\101\26			SSE41
EXTRACTPS	reg64,xmmreg,imm		\324\361\3\x0F\x3A\x17\101\26			SSE41,X64
INSERTPS	xmmreg,xmmrm,imm		\361\3\x0F\x3A\x21\110\26			SSE41,SD
MOVNTDQA	xmmreg,mem			\361\3\x0F\x38\x2A\110				SSE41
MPSADBW		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x42\110\26			SSE41
PACKUSDW	xmmreg,xmmrm			\361\3\x0F\x38\x2B\110				SSE41
PBLENDVB	xmmreg,xmmrm,xmm0		\361\3\x0F\x38\x10\110				SSE41
PBLENDW		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x0E\110\26			SSE41
PCMPEQQ		xmmreg,xmmrm			\361\3\x0F\x38\x29\110				SSE41
PEXTRB		reg32,xmmreg,imm		\361\3\x0F\x3A\x14\101\26			SSE41
PEXTRB		mem8,xmmreg,imm			\361\3\x0F\x3A\x14\101\26			SSE41
PEXTRB		reg64,xmmreg,imm		\324\361\3\x0F\x3A\x14\101\26			SSE41,X64
PEXTRD		rm32,xmmreg,imm			\361\3\x0F\x3A\x16\101\26			SSE41
PEXTRQ		rm64,xmmreg,imm			\324\361\3\x0F\x3A\x16\101\26			SSE41,X64
PEXTRW		reg32,xmmreg,imm		\361\3\x0F\x3A\x15\101\26			SSE41
PEXTRW		mem16,xmmreg,imm		\361\3\x0F\x3A\x15\101\26			SSE41
PEXTRW		reg64,xmmreg,imm		\324\361\3\x0F\x3A\x15\101\26			SSE41,X64
PHMINPOSUW	xmmreg,xmmrm			\361\3\x0F\x38\x41\110				SSE41
PINSRB		xmmreg,reg32,imm		\361\3\x0F\x3A\x20\110\26			SSE41
PINSRB		xmmreg,mem8,imm			\361\3\x0F\x3A\x20\110\26			SSE41
PINSRD		xmmreg,rm32,imm			\361\3\x0F\x3A\x22\110\26			SSE41
PINSRQ		xmmreg,rm64,imm			\324\361\3\x0F\x3A\x22\110\26			SSE41,X64
PMAXSB		xmmreg,xmmrm			\361\3\x0F\x38\x3C\110				SSE41
PMAXSD		xmmreg,xmmrm			\361\3\x0F\x38\x3D\110				SSE41
PMAXUD		xmmreg,xmmrm			\361\3\x0F\x38\x3F\110				SSE41
PMAXUW		xmmreg,xmmrm			\361\3\x0F\x38\x3E\110				SSE41
PMINSB		xmmreg,xmmrm			\361\3\x0F\x38\x38\110				SSE41
PMINSD		xmmreg,xmmrm			\361\3\x0F\x38\x39\110				SSE41
PMINUD		xmmreg,xmmrm			\361\3\x0F\x38\x3B\110				SSE41
PMINUW		xmmreg,xmmrm			\361\3\x0F\x38\x3A\110				SSE41
PMOVSXBW	xmmreg,xmmrm			\361\3\x0F\x38\x20\110				SSE41,SQ
PMOVSXBD	xmmreg,xmmrm			\361\3\x0F\x38\x21\110				SSE41,SD
PMOVSXBQ	xmmreg,xmmrm			\361\3\x0F\x38\x22\110				SSE41,SW
PMOVSXWD	xmmreg,xmmrm			\361\3\x0F\x38\x23\110				SSE41,SQ
PMOVSXWQ	xmmreg,xmmrm			\361\3\x0F\x38\x24\110				SSE41,SD
PMOVSXDQ	xmmreg,xmmrm			\361\3\x0F\x38\x25\110				SSE41,SQ
PMOVZXBW	xmmreg,xmmrm			\361\3\x0F\x38\x30\110				SSE41,SQ
PMOVZXBD	xmmreg,xmmrm			\361\3\x0F\x38\x31\110				SSE41,SD
PMOVZXBQ	xmmreg,xmmrm			\361\3\x0F\x38\x32\110				SSE41,SW
PMOVZXWD	xmmreg,xmmrm			\361\3\x0F\x38\x33\110				SSE41,SQ
PMOVZXWQ	xmmreg,xmmrm			\361\3\x0F\x38\x34\110				SSE41,SD
PMOVZXDQ	xmmreg,xmmrm			\361\3\x0F\x38\x35\110				SSE41,SQ
PMULDQ		xmmreg,xmmrm			\361\3\x0F\x38\x28\110				SSE41
PMULLD		xmmreg,xmmrm			\361\3\x0F\x38\x40\110				SSE41
PTEST		xmmreg,xmmrm			\361\3\x0F\x38\x17\110				SSE41
ROUNDPD		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x09\110\26			SSE41
ROUNDPS		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x08\110\26			SSE41
ROUNDSD		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x0B\110\26			SSE41
ROUNDSS		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x0A\110\26			SSE41

;# Nehalem New Instructions (SSE4.2)
CRC32		reg32,rm8			\332\3\x0F\x38\xF0\110				SSE42
CRC32		reg32,rm16			\320\332\3\x0F\x38\xF1\110			SSE42
CRC32		reg32,rm32			\321\332\3\x0F\x38\xF1\110			SSE42
CRC32		reg64,rm8			\324\332\3\x0F\x38\xF0\110			SSE42,X64
CRC32		reg64,rm64			\324\332\3\x0F\x38\xF1\110			SSE42,X64
PCMPESTRI	xmmreg,xmmrm,imm		\361\3\x0F\x3A\x61\110\26			SSE42
PCMPESTRM	xmmreg,xmmrm,imm		\361\3\x0F\x3A\x60\110\26			SSE42
PCMPISTRI	xmmreg,xmmrm,imm		\361\3\x0F\x3A\x63\110\26			SSE42
PCMPISTRM	xmmreg,xmmrm,imm		\361\3\x0F\x3A\x62\110\26			SSE42
PCMPGTQ		xmmreg,xmmrm			\361\3\x0F\x38\x37\110				SSE42
POPCNT		reg16,rm16			\320\333\2\x0F\xB8\110				NEHALEM,SW
POPCNT		reg32,rm32			\321\333\2\x0F\xB8\110				NEHALEM,SD
POPCNT		reg64,rm64			\324\333\2\x0F\xB8\110				NEHALEM,SQ,X64

;# AMD SSE5 instructions

; Four operands with DREX
FMADDPS		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x00\132				SSE5,AMD
FMADDPS		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x00\123				SSE5,AMD
FMADDPS		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x04\121				SSE5,AMD
FMADDPS		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x04\112				SSE5,AMD
FMADDPD		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x01\132				SSE5,AMD
FMADDPD		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x01\123				SSE5,AMD
FMADDPD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x05\121				SSE5,AMD
FMADDPD		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x05\112				SSE5,AMD
FMADDSS		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x02\132				SSE5,AMD
FMADDSS		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x02\123				SSE5,AMD
FMADDSS		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x06\121				SSE5,AMD
FMADDSS		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x06\112				SSE5,AMD
FMADDSD		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x03\132				SSE5,AMD
FMADDSD		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x03\123				SSE5,AMD
FMADDSD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x07\121				SSE5,AMD
FMADDSD		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x07\112				SSE5,AMD
FMSUBPS		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x08\132				SSE5,AMD
FMSUBPS		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x08\123				SSE5,AMD
FMSUBPS		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x0C\121				SSE5,AMD
FMSUBPS		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x0C\112				SSE5,AMD
FMSUBPD		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x09\132				SSE5,AMD
FMSUBPD		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x09\123				SSE5,AMD
FMSUBPD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x0D\121				SSE5,AMD
FMSUBPD		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x0D\112				SSE5,AMD
FMSUBSS		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x0A\132				SSE5,AMD
FMSUBSS		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x0A\123				SSE5,AMD
FMSUBSS		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x0E\121				SSE5,AMD
FMSUBSS		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x0E\112				SSE5,AMD
FMSUBSD		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x0B\132				SSE5,AMD
FMSUBSD		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x0B\123				SSE5,AMD
FMSUBSD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x0F\121				SSE5,AMD
FMSUBSD		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x0F\112				SSE5,AMD
FNMADDPS	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x10\132				SSE5,AMD
FNMADDPS	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x10\123				SSE5,AMD
FNMADDPS	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x14\121				SSE5,AMD
FNMADDPS	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x14\112				SSE5,AMD
FNMADDPD	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x11\132				SSE5,AMD
FNMADDPD	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x11\123				SSE5,AMD
FNMADDPD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x15\121				SSE5,AMD
FNMADDPD	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x15\112				SSE5,AMD
FNMADDSS	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x12\132				SSE5,AMD
FNMADDSS	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x12\123				SSE5,AMD
FNMADDSS	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x16\121				SSE5,AMD
FNMADDSS	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x16\112				SSE5,AMD
FNMADDSD	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x13\132				SSE5,AMD
FNMADDSD	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x13\123				SSE5,AMD
FNMADDSD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x17\121				SSE5,AMD
FNMADDSD	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x17\112				SSE5,AMD
FNMSUBPS	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x18\132				SSE5,AMD
FNMSUBPS	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x18\123				SSE5,AMD
FNMSUBPS	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x1C\121				SSE5,AMD
FNMSUBPS	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x1C\112				SSE5,AMD
FNMSUBPD	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x19\132				SSE5,AMD
FNMSUBPD	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x19\123				SSE5,AMD
FNMSUBPD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x1D\121				SSE5,AMD
FNMSUBPD	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x1D\112				SSE5,AMD
FNMSUBSS	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x1A\132				SSE5,AMD
FNMSUBSS	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x1A\123				SSE5,AMD
FNMSUBSS	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x1E\121				SSE5,AMD
FNMSUBSS	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x1E\112				SSE5,AMD
FNMSUBSD	xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x1B\132				SSE5,AMD
FNMSUBSD	xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x1B\123				SSE5,AMD
FNMSUBSD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x1F\121				SSE5,AMD
FNMSUBSD	xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x1F\112				SSE5,AMD
; COMPS: aliases for specific versions first, then generic
COMEQPS		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 00]			SSE5,AMD,SO
COMLTPS		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 01]			SSE5,AMD,SO
COMLEPS		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 02]			SSE5,AMD,SO
COMUNORDPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 03]			SSE5,AMD,SO
COMUNEQPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 04]			SSE5,AMD,SO
COMUNLTPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 05]			SSE5,AMD,SO
COMUNLEPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 06]			SSE5,AMD,SO
COMORDPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 07]			SSE5,AMD,SO
COMUEQPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 08]			SSE5,AMD,SO
COMULTPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 09]			SSE5,AMD,SO
COMULEPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 0a]			SSE5,AMD,SO
COMFALSEPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 0b]			SSE5,AMD,SO
COMNEQPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 0c]			SSE5,AMD,SO
COMNLTPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 0d]			SSE5,AMD,SO
COMNLEPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 0e]			SSE5,AMD,SO
COMTRUEPS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2c /r /drex0 0f]			SSE5,AMD,SO
COMPS		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 2c /r /drex0 ib]			SSE5,AMD,SO
; COMPD: aliases for specific versions first, then generic
COMEQPD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 00]			SSE5,AMD,SO
COMLTPD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 01]			SSE5,AMD,SO
COMLEPD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 02]			SSE5,AMD,SO
COMUNORDPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 03]			SSE5,AMD,SO
COMUNEQPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 04]			SSE5,AMD,SO
COMUNLTPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 05]			SSE5,AMD,SO
COMUNLEPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 06]			SSE5,AMD,SO
COMORDPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 07]			SSE5,AMD,SO
COMUEQPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 08]			SSE5,AMD,SO
COMULTPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 09]			SSE5,AMD,SO
COMULEPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 0a]			SSE5,AMD,SO
COMFALSEPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 0b]			SSE5,AMD,SO
COMNEQPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 0c]			SSE5,AMD,SO
COMNLTPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 0d]			SSE5,AMD,SO
COMNLEPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 0e]			SSE5,AMD,SO
COMTRUEPD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2d /r /drex0 0f]			SSE5,AMD,SO
COMPD		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 2d /r /drex0 ib]			SSE5,AMD,SO
; COMSS: aliases for specific versions first, then generic
COMEQSS		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 00]			SSE5,AMD,SD
COMLTSS		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 01]			SSE5,AMD,SD
COMLESS		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 02]			SSE5,AMD,SD
COMUNORDSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 03]			SSE5,AMD,SD
COMUNEQSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 04]			SSE5,AMD,SD
COMUNLTSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 05]			SSE5,AMD,SD
COMUNLESS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 06]			SSE5,AMD,SD
COMORDSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 07]			SSE5,AMD,SD
COMUEQSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 08]			SSE5,AMD,SD
COMULTSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 09]			SSE5,AMD,SD
COMULESS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 0a]			SSE5,AMD,SD
COMFALSESS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 0b]			SSE5,AMD,SD
COMNEQSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 0c]			SSE5,AMD,SD
COMNLTSS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 0d]			SSE5,AMD,SD
COMNLESS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 0e]			SSE5,AMD,SD
COMTRUESS	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2e /r /drex0 0f]			SSE5,AMD,SD
COMSS		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 2e /r /drex0 ib]			SSE5,AMD,SD
; COMSD: aliases for specific versions first, then generic
COMEQSD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 00]			SSE5,AMD,SQ
COMLTSD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 01]			SSE5,AMD,SQ
COMLESD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 02]			SSE5,AMD,SQ
COMUNORDSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 03]			SSE5,AMD,SQ
COMUNEQSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 04]			SSE5,AMD,SQ
COMUNLTSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 05]			SSE5,AMD,SQ
COMUNLESD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 06]			SSE5,AMD,SQ
COMORDSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 07]			SSE5,AMD,SQ
COMUEQSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 08]			SSE5,AMD,SQ
COMULTSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 09]			SSE5,AMD,SQ
COMULESD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 0a]			SSE5,AMD,SQ
COMFALSESD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 0b]			SSE5,AMD,SQ
COMNEQSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 0c]			SSE5,AMD,SQ
COMNLTSD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 0d]			SSE5,AMD,SQ
COMNLESD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 0e]			SSE5,AMD,SQ
COMTRUESD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 2f /r /drex0 0f]			SSE5,AMD,SQ
COMSD		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 2f /r /drex0 ib]			SSE5,AMD,SQ
; PCOMB: aliases for specific versions first, then generic
PCOMLTB		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 00]			SSE5,AMD,SO
PCOMLEB		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 01]			SSE5,AMD,SO
PCOMGTB		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 02]			SSE5,AMD,SO
PCOMGEB		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 03]			SSE5,AMD,SO
PCOMEQB		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 04]			SSE5,AMD,SO
PCOMNEQB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4c /r /drex0 07]			SSE5,AMD,SO
PCOMB		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 4c /r /drex0 ib]			SSE5,AMD,SO
; PCOMW: aliases for specific versions first, then generic
PCOMLTW		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 00]			SSE5,AMD,SO
PCOMLEW		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 01]			SSE5,AMD,SO
PCOMGTW		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 02]			SSE5,AMD,SO
PCOMGEW		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 03]			SSE5,AMD,SO
PCOMEQW		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 04]			SSE5,AMD,SO
PCOMNEQW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4d /r /drex0 07]			SSE5,AMD,SO
PCOMW		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 4d /r /drex0 ib]			SSE5,AMD,SO
; PCOMD: aliases for specific versions first, then generic
PCOMLTD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 00]			SSE5,AMD,SO
PCOMLED		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 01]			SSE5,AMD,SO
PCOMGTD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 02]			SSE5,AMD,SO
PCOMGED		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 03]			SSE5,AMD,SO
PCOMEQD		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 04]			SSE5,AMD,SO
PCOMNEQD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 05]			SSE5,AMD,SO
PCOMFALSED	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 06]			SSE5,AMD,SO
PCOMTRUED	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4e /r /drex0 07]			SSE5,AMD,SO
PCOMD		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 4e /r /drex0 ib]			SSE5,AMD,SO
; PCOMQ: aliases for specific versions first, then generic
PCOMLTQ		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 00]			SSE5,AMD,SO
PCOMLEQ		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 01]			SSE5,AMD,SO
PCOMGTQ		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 02]			SSE5,AMD,SO
PCOMGEQ		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 03]			SSE5,AMD,SO
PCOMEQQ		xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 04]			SSE5,AMD,SO
PCOMNEQQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 4f /r /drex0 07]			SSE5,AMD,SO
PCOMQ		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 4f /r /drex0 ib]			SSE5,AMD,SO
; PCOMUB: aliases for specific versions first, then generic
PCOMLTUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 00]			SSE5,AMD,SO
PCOMLEUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 01]			SSE5,AMD,SO
PCOMGTUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 02]			SSE5,AMD,SO
PCOMGEUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 03]			SSE5,AMD,SO
PCOMEQUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 04]			SSE5,AMD,SO
PCOMNEQUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEUB	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6c /r /drex0 07]			SSE5,AMD,SO
PCOMUB		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 6c /r /drex0 ib]			SSE5,AMD,SO
; PCOMUW: aliases for specific versions first, then generic
PCOMLTUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 00]			SSE5,AMD,SO
PCOMLEUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 01]			SSE5,AMD,SO
PCOMGTUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 02]			SSE5,AMD,SO
PCOMGEUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 03]			SSE5,AMD,SO
PCOMEQUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 04]			SSE5,AMD,SO
PCOMNEQUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEUW	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6d /r /drex0 07]			SSE5,AMD,SO
PCOMUW		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 6d /r /drex0 ib]			SSE5,AMD,SO
; PCOMUD: aliases for specific versions first, then generic
PCOMLTUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 00]			SSE5,AMD,SO
PCOMLEUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 01]			SSE5,AMD,SO
PCOMGTUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 02]			SSE5,AMD,SO
PCOMGEUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 03]			SSE5,AMD,SO
PCOMEQUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 04]			SSE5,AMD,SO
PCOMNEQUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEUD	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6e /r /drex0 07]			SSE5,AMD,SO
PCOMUD		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 6e /r /drex0 ib]			SSE5,AMD,SO
; PCOMUQ: aliases for specific versions first, then generic
PCOMLTUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 00]			SSE5,AMD,SO
PCOMLEUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 01]			SSE5,AMD,SO
PCOMGTUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 02]			SSE5,AMD,SO
PCOMGEUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 03]			SSE5,AMD,SO
PCOMEQUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 04]			SSE5,AMD,SO
PCOMNEQUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 05]			SSE5,AMD,SO
PCOMFALSEUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 06]			SSE5,AMD,SO
PCOMTRUEUQ	xmmreg,xmmreg,xmmrm		[drm:	0f 25 6f /r /drex0 07]			SSE5,AMD,SO
PCOMUQ		xmmreg,xmmreg,xmmrm,imm		[drmi:	0f 25 6f /r /drex0 ib]			SSE5,AMD,SO
PERMPS		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x20\132				SSE5,AMD
PERMPS		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x20\123				SSE5,AMD
PERMPS		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x24\121				SSE5,AMD
PERMPS		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x24\112				SSE5,AMD
PERMPD		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x21\132				SSE5,AMD
PERMPD		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x21\123				SSE5,AMD
PERMPD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x25\121				SSE5,AMD
PERMPD		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x25\112				SSE5,AMD
PCMOV		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x22\132				SSE5,AMD
PCMOV		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x22\123				SSE5,AMD
PCMOV		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x26\121				SSE5,AMD
PCMOV		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x26\112				SSE5,AMD
PPERM		xmmreg,=0,xmmreg,xmmrm		\160\3\x0F\x24\x23\132				SSE5,AMD
PPERM		xmmreg,=0,xmmrm,xmmreg		\164\3\x0F\x24\x23\123				SSE5,AMD
PPERM		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x27\121				SSE5,AMD
PPERM		xmmreg,xmmrm,xmmreg,=0		\164\3\x0F\x24\x27\112				SSE5,AMD
PMACSSWW	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x85\121				SSE5,AMD
PMACSWW		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x95\121				SSE5,AMD
PMACSSWD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x86\121				SSE5,AMD
PMACSWD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x96\121				SSE5,AMD
PMACSSDD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x8E\121				SSE5,AMD
PMACSDD		xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x9E\121				SSE5,AMD
PMACSSDQL	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x87\121				SSE5,AMD
PMACSDQL	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x97\121				SSE5,AMD
PMACSSDQH	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x8F\121				SSE5,AMD
PMACSDQH	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\x9F\121				SSE5,AMD
PMADCSSWD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\xA6\121				SSE5,AMD
PMADCSWD	xmmreg,xmmreg,xmmrm,=0		\160\3\x0F\x24\xB6\121				SSE5,AMD

; Three operands with DREX
PROTB		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x40\121				SSE5,AMD
PROTB		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x40\112				SSE5,AMD
PROTW		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x41\121				SSE5,AMD
PROTW		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x41\112				SSE5,AMD
PROTD		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x42\121				SSE5,AMD
PROTD		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x42\112				SSE5,AMD
PROTQ		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x43\121				SSE5,AMD
PROTQ		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x43\112				SSE5,AMD
PSHLB		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x44\121				SSE5,AMD
PSHLB		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x44\112				SSE5,AMD
PSHLW		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x45\121				SSE5,AMD
PSHLW		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x45\112				SSE5,AMD
PSHLD		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x46\121				SSE5,AMD
PSHLD		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x46\112				SSE5,AMD
PSHLQ		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x47\121				SSE5,AMD
PSHLQ		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x47\112				SSE5,AMD
PSHAB		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x48\121				SSE5,AMD
PSHAB		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x48\112				SSE5,AMD
PSHAW		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x49\121				SSE5,AMD
PSHAW		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x49\112				SSE5,AMD
PSHAD		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x4A\121				SSE5,AMD
PSHAD		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x4A\112				SSE5,AMD
PSHAQ		xmmreg,xmmreg,xmmrm		\160\3\x0F\x24\x4B\121				SSE5,AMD
PSHAQ		xmmreg,xmmrm,xmmreg		\164\3\x0F\x24\x4B\112				SSE5,AMD

; Non-DREX
FRCZPS		xmmreg,xmmrm			\360\3\x0F\x7A\x10\110				SSE5,AMD
FRCZPD		xmmreg,xmmrm			\360\3\x0F\x7A\x11\110				SSE5,AMD
FRCZSS		xmmreg,xmmrm			\360\3\x0F\x7A\x12\110				SSE5,AMD
FRCZSD		xmmreg,xmmrm			\360\3\x0F\x7A\x13\110				SSE5,AMD
CVTPH2PS	xmmreg,xmmrm			\360\3\x0F\x7A\x30\110				SSE5,AMD,SQ
CVTPS2PH	xmmrm,xmmreg			\360\3\x0F\x7A\x31\101				SSE5,AMD,SQ
PHADDBW		xmmreg,xmmrm			\360\3\x0F\x7A\x41\110				SSE5,AMD
PHADDBD		xmmreg,xmmrm			\360\3\x0F\x7A\x42\110				SSE5,AMD
PHADDBQ		xmmreg,xmmrm			\360\3\x0F\x7A\x43\110				SSE5,AMD
PHADDWD		xmmreg,xmmrm			\360\3\x0F\x7A\x46\110				SSE5,AMD
PHADDWQ		xmmreg,xmmrm			\360\3\x0F\x7A\x47\110				SSE5,AMD
PHADDDQ		xmmreg,xmmrm			\360\3\x0F\x7A\x4B\110				SSE5,AMD
PHADDUBW	xmmreg,xmmrm			\360\3\x0F\x7A\x51\110				SSE5,AMD
PHADDUBD	xmmreg,xmmrm			\360\3\x0F\x7A\x52\110				SSE5,AMD
PHADDUBQ	xmmreg,xmmrm			\360\3\x0F\x7A\x53\110				SSE5,AMD
PHADDUWD	xmmreg,xmmrm			\360\3\x0F\x7A\x56\110				SSE5,AMD
PHADDUWQ	xmmreg,xmmrm			\360\3\x0F\x7A\x57\110				SSE5,AMD
PHADDUDQ	xmmreg,xmmrm			\360\3\x0F\x7A\x5B\110				SSE5,AMD
PHSUBBW		xmmreg,xmmrm			\360\3\x0F\x7A\x61\110				SSE5,AMD
PHSUBWD		xmmreg,xmmrm			\360\3\x0F\x7A\x62\110				SSE5,AMD
PHSUBDQ		xmmreg,xmmrm			\360\3\x0F\x7A\x63\110				SSE5,AMD
PROTB		xmmreg,xmmrm,imm		\360\3\x0F\x7B\x40\110\26			SSE5,AMD
PROTW		xmmreg,xmmrm,imm		\360\3\x0F\x7B\x41\110\26			SSE5,AMD
PROTD		xmmreg,xmmrm,imm		\360\3\x0F\x7B\x42\110\26			SSE5,AMD
PROTQ		xmmreg,xmmrm,imm		\360\3\x0F\x7B\x43\110\26			SSE5,AMD
ROUNDPS		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x08\110\26			SSE5,AMD
ROUNDPD		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x08\110\26			SSE5,AMD
ROUNDSS		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x08\110\26			SSE5,AMD
ROUNDSD		xmmreg,xmmrm,imm		\361\3\x0F\x3A\x08\110\26			SSE5,AMD

;# Intel SMX
GETSEC		void				\2\x0F\x37					KATMAI

;# Geode (Cyrix) 3DNow! additions
PFRCPV		mmxreg,mmxrm			\323\2\x0F\x0F\110\1\x86			PENT,3DNOW,SQ,CYRIX
PFRSQRTV	mmxreg,mmxrm			\323\2\x0F\x0F\110\1\x87			PENT,3DNOW,SQ,CYRIX

;# Intel new instructions in ???
; Is NEHALEM right here?
MOVBE		reg16,mem16			[rm:	o16 0f 38 f0 /r]			NEHALEM,SM
MOVBE		reg32,mem32			[rm:	o32 0f 38 f0 /r]			NEHALEM,SM
MOVBE		reg64,mem64			[rm:	o64 0f 38 f0 /r]			NEHALEM,SM
MOVBE		mem16,reg16			[mr:	o16 0f 38 f1 /r]			NEHALEM,SM
MOVBE		mem32,reg32			[mr:	o32 0f 38 f1 /r]			NEHALEM,SM
MOVBE		mem64,reg64			[mr:	o64 0f 38 f1 /r]			NEHALEM,SM

;# Intel AES instructions
AESENC		xmmreg,xmmrm			[rm:	66 0f 38 dc /r]				SSE,WESTMERE,SO
AESENCLAST	xmmreg,xmmrm			[rm:	66 0f 38 dd /r]				SSE,WESTMERE,SO
AESDEC		xmmreg,xmmrm			[rm:	66 0f 38 de /r]				SSE,WESTMERE,SO
AESDECLAST	xmmreg,xmmrm			[rm:	66 0f 38 df /r]				SSE,WESTMERE,SO
AESIMC		xmmreg,xmmrm			[rm:	66 0f 38 db /r]				SSE,WESTMERE,SO
AESKEYGENASSIST	xmmreg,xmmrm,imm		[rmi:	66 0f 3a df /r ib]			SSE,WESTMERE,SO

;# Intel AVX AES instructions
VAESENC		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 dc /r]		AVX,SANDYBRIDGE,SO
VAESENCLAST	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 dd /r]		AVX,SANDYBRIDGE,SO
VAESDEC		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 de /r]		AVX,SANDYBRIDGE,SO
VAESDECLAST	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 df /r]		AVX,SANDYBRIDGE,SO
VAESIMC		xmmreg,xmmrm			[rm:	vex.128.66.0f38 db /r]			AVX,SANDYBRIDGE,SO
VAESKEYGENASSIST xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a df /r ib]		AVX,SANDYBRIDGE,SO

;# Intel AVX instructions
VADDPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 58 /r]		AVX,SANDYBRIDGE,SO
VADDPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 58 /r]		AVX,SANDYBRIDGE,SY
VADDPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 58 /r]			AVX,SANDYBRIDGE,SO
VADDPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 58 /r]			AVX,SANDYBRIDGE,SY
VADDSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 58 /r]		AVX,SANDYBRIDGE,SQ
VADDSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 58 /r]		AVX,SANDYBRIDGE,SD
VADDSUBPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d0 /r]		AVX,SANDYBRIDGE,SO
VADDSUBPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f d0 /r]		AVX,SANDYBRIDGE,SY
VADDSUBPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f d0 /r]		AVX,SANDYBRIDGE,SO
VADDSUBPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.f2.0f d0 /r]		AVX,SANDYBRIDGE,SY
VANDPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 54 /r]		AVX,SANDYBRIDGE,SO
VANDPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 54 /r]		AVX,SANDYBRIDGE,SY
VANDPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 54 /r]			AVX,SANDYBRIDGE,SO
VANDPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 54 /r]			AVX,SANDYBRIDGE,SY
VANDNPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 55 /r]		AVX,SANDYBRIDGE,SO
VANDNPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 55 /r]		AVX,SANDYBRIDGE,SY
VANDNPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 55 /r]			AVX,SANDYBRIDGE,SO
VANDNPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 55 /r]			AVX,SANDYBRIDGE,SY
VBLENDPD	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 0d /r ib]		AVX,SANDYBRIDGE,SO
VBLENDPD	ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.66.0f3a 0d /r ib]		AVX,SANDYBRIDGE,SY
VBLENDPS	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 0c /r ib]		AVX,SANDYBRIDGE,SO
VBLENDPS	ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.66.0f3a 0c /r ib]		AVX,SANDYBRIDGE,SY
VBLENDVPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a 4b /r /is4]		AVX,SANDYBRIDGE,SO
VBLENDVPD	xmmreg,xmmrm,xmm0		[rm-:	vex.128.66.0f38 15 /r]			AVX,SANDYBRIDGE,SO
VBLENDVPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a 4b /r /is4]		AVX,SANDYBRIDGE,SY
VBLENDVPD	ymmreg,ymmrm,ymm0		[rm-:	vex.256.66.0f38 15 /r]			AVX,SANDYBRIDGE,SY
VBLENDVPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a 4a /r /is4]		AVX,SANDYBRIDGE,SO
VBLENDVPS	xmmreg,xmmrm,xmm0		[rm-:	vex.128.66.0f38 14 /r]			AVX,SANDYBRIDGE,SO
VBLENDVPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a 4a /r /is4]		AVX,SANDYBRIDGE,SY
VBLENDVPD	ymmreg,ymmrm,ymm0		[rm-:	vex.256.66.0f38 14 /r]			AVX,SANDYBRIDGE,SY
VBROADCASTSS	xmmreg,mem			[rm:	vex.128.66.0f38 18 /r]			AVX,SANDYBRIDGE,SD
VBROADCASTSS	ymmreg,mem			[rm:	vex.256.66.0f38 18 /r]			AVX,SANDYBRIDGE,SD
VBROADCASTSD	ymmreg,mem			[rm:	vex.256.66.0f38 19 /r]			AVX,SANDYBRIDGE,SQ
VBROADCASTF128	ymmreg,mem			[rm:	vex.256.66.0f38 1a /r]			AVX,SANDYBRIDGE,SO
; Specific aliases first, then the generic version, to keep the disassembler happy...
VCMPEQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 00]		AVX,SANDYBRIDGE,SO
VCMPEQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 00]		AVX,SANDYBRIDGE,SY
VCMPLTPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 01]		AVX,SANDYBRIDGE,SO
VCMPLTPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 01]		AVX,SANDYBRIDGE,SY
VCMPLEPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 02]		AVX,SANDYBRIDGE,SO
VCMPLEPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 02]		AVX,SANDYBRIDGE,SY
VCMPUNORDPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 03]		AVX,SANDYBRIDGE,SO
VCMPUNORDPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 03]		AVX,SANDYBRIDGE,SY
VCMPNEQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 04]		AVX,SANDYBRIDGE,SO
VCMPNEQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 04]		AVX,SANDYBRIDGE,SY
VCMPNLTPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 05]		AVX,SANDYBRIDGE,SO
VCMPNLTPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 05]		AVX,SANDYBRIDGE,SY
VCMPNLEPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 06]		AVX,SANDYBRIDGE,SO
VCMPNLEPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 06]		AVX,SANDYBRIDGE,SY
VCMPORDPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 07]		AVX,SANDYBRIDGE,SO
VCMPORDPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 07]		AVX,SANDYBRIDGE,SY
VCMPEQ_UQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 08]		AVX,SANDYBRIDGE,SO
VCMPEQ_UQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 08]		AVX,SANDYBRIDGE,SY
VCMPNGEPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 09]		AVX,SANDYBRIDGE,SO
VCMPNGEPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 09]		AVX,SANDYBRIDGE,SY
VCMPNGTPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 0a]		AVX,SANDYBRIDGE,SO
VCMPNGTPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 0a]		AVX,SANDYBRIDGE,SY
VCMPFALSEPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 0b]		AVX,SANDYBRIDGE,SO
VCMPFALSEPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 0b]		AVX,SANDYBRIDGE,SY
VCMPNEQ_OQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 0c]		AVX,SANDYBRIDGE,SO
VCMPNEQ_OQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 0c]		AVX,SANDYBRIDGE,SY
VCMPGEPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 0d]		AVX,SANDYBRIDGE,SO
VCMPGEPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 0d]		AVX,SANDYBRIDGE,SY
VCMPGTPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 0e]		AVX,SANDYBRIDGE,SO
VCMPGTPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 0e]		AVX,SANDYBRIDGE,SY
VCMPTRUEPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 0f]		AVX,SANDYBRIDGE,SO
VCMPTRUEPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 0f]		AVX,SANDYBRIDGE,SY
VCMPEQ_OSPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 10]		AVX,SANDYBRIDGE,SO
VCMPEQ_OSPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 10]		AVX,SANDYBRIDGE,SY
VCMPLT_OQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 11]		AVX,SANDYBRIDGE,SO
VCMPLT_OQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 11]		AVX,SANDYBRIDGE,SY
VCMPLE_OQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 12]		AVX,SANDYBRIDGE,SO
VCMPLE_OQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 12]		AVX,SANDYBRIDGE,SY
VCMPUNORD_SPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 13]		AVX,SANDYBRIDGE,SO
VCMPUNORD_SPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 13]		AVX,SANDYBRIDGE,SY
VCMPNEQ_USPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 14]		AVX,SANDYBRIDGE,SO
VCMPNEQ_USPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 14]		AVX,SANDYBRIDGE,SY
VCMPNLT_UQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 15]		AVX,SANDYBRIDGE,SO
VCMPNLT_UQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 15]		AVX,SANDYBRIDGE,SY
VCMPNLE_UQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 16]		AVX,SANDYBRIDGE,SO
VCMPNLE_UQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 16]		AVX,SANDYBRIDGE,SY
VCMPORD_SPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 17]		AVX,SANDYBRIDGE,SO
VCMPORD_SPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 17]		AVX,SANDYBRIDGE,SY
VCMPEQ_USPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 18]		AVX,SANDYBRIDGE,SO
VCMPEQ_USPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 18]		AVX,SANDYBRIDGE,SY
VCMPNGE_UQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 19]		AVX,SANDYBRIDGE,SO
VCMPNGE_UQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 19]		AVX,SANDYBRIDGE,SY
VCMPNGT_UQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 1a]		AVX,SANDYBRIDGE,SO
VCMPNGT_UQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 1a]		AVX,SANDYBRIDGE,SY
VCMPFALSE_OSPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 1b]		AVX,SANDYBRIDGE,SO
VCMPFALSE_OSPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 1b]		AVX,SANDYBRIDGE,SY
VCMPNEQ_OSPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 1c]		AVX,SANDYBRIDGE,SO
VCMPNEQ_OSPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 1c]		AVX,SANDYBRIDGE,SY
VCMPGE_OQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 1d]		AVX,SANDYBRIDGE,SO
VCMPGE_OQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 1d]		AVX,SANDYBRIDGE,SY
VCMPGT_OQPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 1e]		AVX,SANDYBRIDGE,SO
VCMPGT_OQPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 1e]		AVX,SANDYBRIDGE,SY
VCMPTRUE_USPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f c2 /r 1f]		AVX,SANDYBRIDGE,SO
VCMPTRUE_USPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f c2 /r 1f]		AVX,SANDYBRIDGE,SY
VCMPPD		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f c2 /r ib]		AVX,SANDYBRIDGE,SO
VCMPPD		ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.66.0f c2 /r ib]		AVX,SANDYBRIDGE,SY
; Specific aliases first, then the generic version, to keep the disassembler happy...
VCMPEQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 00]		AVX,SANDYBRIDGE,SO
VCMPEQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 00]		AVX,SANDYBRIDGE,SY
VCMPLTPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 01]		AVX,SANDYBRIDGE,SO
VCMPLTPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 01]		AVX,SANDYBRIDGE,SY
VCMPLEPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 02]		AVX,SANDYBRIDGE,SO
VCMPLEPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 02]		AVX,SANDYBRIDGE,SY
VCMPUNORDPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 03]		AVX,SANDYBRIDGE,SO
VCMPUNORDPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 03]		AVX,SANDYBRIDGE,SY
VCMPNEQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 04]		AVX,SANDYBRIDGE,SO
VCMPNEQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 04]		AVX,SANDYBRIDGE,SY
VCMPNLTPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 05]		AVX,SANDYBRIDGE,SO
VCMPNLTPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 05]		AVX,SANDYBRIDGE,SY
VCMPNLEPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 06]		AVX,SANDYBRIDGE,SO
VCMPNLEPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 06]		AVX,SANDYBRIDGE,SY
VCMPORDPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 07]		AVX,SANDYBRIDGE,SO
VCMPORDPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 07]		AVX,SANDYBRIDGE,SY
VCMPEQ_UQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 08]		AVX,SANDYBRIDGE,SO
VCMPEQ_UQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 08]		AVX,SANDYBRIDGE,SY
VCMPNGEPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 09]		AVX,SANDYBRIDGE,SO
VCMPNGEPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 09]		AVX,SANDYBRIDGE,SY
VCMPNGTPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 0a]		AVX,SANDYBRIDGE,SO
VCMPNGTPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 0a]		AVX,SANDYBRIDGE,SY
VCMPFALSEPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 0b]		AVX,SANDYBRIDGE,SO
VCMPFALSEPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 0b]		AVX,SANDYBRIDGE,SY
VCMPNEQ_OQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 0c]		AVX,SANDYBRIDGE,SO
VCMPNEQ_OQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 0c]		AVX,SANDYBRIDGE,SY
VCMPGEPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 0d]		AVX,SANDYBRIDGE,SO
VCMPGEPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 0d]		AVX,SANDYBRIDGE,SY
VCMPGTPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 0e]		AVX,SANDYBRIDGE,SO
VCMPGTPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 0e]		AVX,SANDYBRIDGE,SY
VCMPTRUEPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 0f]		AVX,SANDYBRIDGE,SO
VCMPTRUEPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 0f]		AVX,SANDYBRIDGE,SY
VCMPEQ_OSPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 10]		AVX,SANDYBRIDGE,SO
VCMPEQ_OSPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 10]		AVX,SANDYBRIDGE,SY
VCMPLT_OQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 11]		AVX,SANDYBRIDGE,SO
VCMPLT_OQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 11]		AVX,SANDYBRIDGE,SY
VCMPLE_OQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 12]		AVX,SANDYBRIDGE,SO
VCMPLE_OQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 12]		AVX,SANDYBRIDGE,SY
VCMPUNORD_SPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 13]		AVX,SANDYBRIDGE,SO
VCMPUNORD_SPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 13]		AVX,SANDYBRIDGE,SY
VCMPNEQ_USPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 14]		AVX,SANDYBRIDGE,SO
VCMPNEQ_USPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 14]		AVX,SANDYBRIDGE,SY
VCMPNLT_UQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 15]		AVX,SANDYBRIDGE,SO
VCMPNLT_UQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 15]		AVX,SANDYBRIDGE,SY
VCMPNLE_UQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 16]		AVX,SANDYBRIDGE,SO
VCMPNLE_UQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 16]		AVX,SANDYBRIDGE,SY
VCMPORD_SPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 17]		AVX,SANDYBRIDGE,SO
VCMPORD_SPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 17]		AVX,SANDYBRIDGE,SY
VCMPEQ_USPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 18]		AVX,SANDYBRIDGE,SO
VCMPEQ_USPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 18]		AVX,SANDYBRIDGE,SY
VCMPNGE_UQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 19]		AVX,SANDYBRIDGE,SO
VCMPNGE_UQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 19]		AVX,SANDYBRIDGE,SY
VCMPNGT_UQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 1a]		AVX,SANDYBRIDGE,SO
VCMPNGT_UQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 1a]		AVX,SANDYBRIDGE,SY
VCMPFALSE_OSPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 1b]		AVX,SANDYBRIDGE,SO
VCMPFALSE_OSPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 1b]		AVX,SANDYBRIDGE,SY
VCMPNEQ_OSPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 1c]		AVX,SANDYBRIDGE,SO
VCMPNEQ_OSPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 1c]		AVX,SANDYBRIDGE,SY
VCMPGE_OQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 1d]		AVX,SANDYBRIDGE,SO
VCMPGE_OQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 1d]		AVX,SANDYBRIDGE,SY
VCMPGT_OQPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 1e]		AVX,SANDYBRIDGE,SO
VCMPGT_OQPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 1e]		AVX,SANDYBRIDGE,SY
VCMPTRUE_USPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f c2 /r 1f]		AVX,SANDYBRIDGE,SO
VCMPTRUE_USPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f c2 /r 1f]		AVX,SANDYBRIDGE,SY
VCMPPS		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.0f c2 /r ib]		AVX,SANDYBRIDGE,SO
VCMPPS		ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.0f c2 /r ib]		AVX,SANDYBRIDGE,SY
; Specific aliases first, then the generic version, to keep the disassembler happy...
VCMPEQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 00]		AVX,SANDYBRIDGE,SQ
VCMPLTSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 01]		AVX,SANDYBRIDGE,SQ
VCMPLESD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 02]		AVX,SANDYBRIDGE,SQ
VCMPUNORDSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 03]		AVX,SANDYBRIDGE,SQ
VCMPNEQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 04]		AVX,SANDYBRIDGE,SQ
VCMPNLTSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 05]		AVX,SANDYBRIDGE,SQ
VCMPNLESD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 06]		AVX,SANDYBRIDGE,SQ
VCMPORDSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 07]		AVX,SANDYBRIDGE,SQ
VCMPEQ_UQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 08]		AVX,SANDYBRIDGE,SQ
VCMPNGESD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 09]		AVX,SANDYBRIDGE,SQ
VCMPNGTSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 0a]		AVX,SANDYBRIDGE,SQ
VCMPFALSESD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 0b]		AVX,SANDYBRIDGE,SQ
VCMPNEQ_OQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 0c]		AVX,SANDYBRIDGE,SQ
VCMPGESD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 0d]		AVX,SANDYBRIDGE,SQ
VCMPGTSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 0e]		AVX,SANDYBRIDGE,SQ
VCMPTRUESD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 0f]		AVX,SANDYBRIDGE,SQ
VCMPEQ_OSSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 10]		AVX,SANDYBRIDGE,SQ
VCMPLT_OQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 11]		AVX,SANDYBRIDGE,SQ
VCMPLE_OQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 12]		AVX,SANDYBRIDGE,SQ
VCMPUNORD_SSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 13]		AVX,SANDYBRIDGE,SQ
VCMPNEQ_USSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 14]		AVX,SANDYBRIDGE,SQ
VCMPNLT_UQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 15]		AVX,SANDYBRIDGE,SQ
VCMPNLE_UQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 16]		AVX,SANDYBRIDGE,SQ
VCMPORD_SSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 17]		AVX,SANDYBRIDGE,SQ
VCMPEQ_USSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 18]		AVX,SANDYBRIDGE,SQ
VCMPNGE_UQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 19]		AVX,SANDYBRIDGE,SQ
VCMPNGT_UQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 1a]		AVX,SANDYBRIDGE,SQ
VCMPFALSE_OSSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 1b]		AVX,SANDYBRIDGE,SQ
VCMPNEQ_OSSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 1c]		AVX,SANDYBRIDGE,SQ
VCMPGE_OQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 1d]		AVX,SANDYBRIDGE,SQ
VCMPGT_OQSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 1e]		AVX,SANDYBRIDGE,SQ
VCMPTRUE_USSD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f c2 /r 1f]		AVX,SANDYBRIDGE,SQ
VCMPSD		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.f2.0f c2 /r ib]		AVX,SANDYBRIDGE,SQ
; Specific aliases first, then the generic version, to keep the disassembler happy...
VCMPEQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 00]		AVX,SANDYBRIDGE,SD
VCMPLTSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 01]		AVX,SANDYBRIDGE,SD
VCMPLESS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 02]		AVX,SANDYBRIDGE,SD
VCMPUNORDSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 03]		AVX,SANDYBRIDGE,SD
VCMPNEQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 04]		AVX,SANDYBRIDGE,SD
VCMPNLTSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 05]		AVX,SANDYBRIDGE,SD
VCMPNLESS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 06]		AVX,SANDYBRIDGE,SD
VCMPORDSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 07]		AVX,SANDYBRIDGE,SD
VCMPEQ_UQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 08]		AVX,SANDYBRIDGE,SD
VCMPNGESS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 09]		AVX,SANDYBRIDGE,SD
VCMPNGTSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 0a]		AVX,SANDYBRIDGE,SD
VCMPFALSESS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 0b]		AVX,SANDYBRIDGE,SD
VCMPNEQ_OQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 0c]		AVX,SANDYBRIDGE,SD
VCMPGESS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 0d]		AVX,SANDYBRIDGE,SD
VCMPGTSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 0e]		AVX,SANDYBRIDGE,SD
VCMPTRUESS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 0f]		AVX,SANDYBRIDGE,SD
VCMPEQ_OSSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 10]		AVX,SANDYBRIDGE,SD
VCMPLT_OQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 11]		AVX,SANDYBRIDGE,SD
VCMPLE_OQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 12]		AVX,SANDYBRIDGE,SD
VCMPUNORD_SSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 13]		AVX,SANDYBRIDGE,SD
VCMPNEQ_USSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 14]		AVX,SANDYBRIDGE,SD
VCMPNLT_UQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 15]		AVX,SANDYBRIDGE,SD
VCMPNLE_UQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 16]		AVX,SANDYBRIDGE,SD
VCMPORD_SSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 17]		AVX,SANDYBRIDGE,SD
VCMPEQ_USSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 18]		AVX,SANDYBRIDGE,SD
VCMPNGE_UQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 19]		AVX,SANDYBRIDGE,SD
VCMPNGT_UQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 1a]		AVX,SANDYBRIDGE,SD
VCMPFALSE_OSSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 1b]		AVX,SANDYBRIDGE,SD
VCMPNEQ_OSSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 1c]		AVX,SANDYBRIDGE,SD
VCMPGE_OQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 1d]		AVX,SANDYBRIDGE,SD
VCMPGT_OQSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 1e]		AVX,SANDYBRIDGE,SD
VCMPTRUE_USSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f c2 /r 1f]		AVX,SANDYBRIDGE,SD
VCMPSS		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.f3.0f c2 /r ib]		AVX,SANDYBRIDGE,SD
VCOMISD		xmmreg,xmmrm			[rm:	vex.128.66.0f 2f /r]			AVX,SANDYBRIDGE,SQ
VCOMISS		xmmreg,xmmrm			[rm:	vex.128.0f 2f /r]			AVX,SANDYBRIDGE,SD
VCVTDQ2PD	xmmreg,xmmrm			[rm:	vex.128.f3.0f e6 /r]			AVX,SANDYBRIDGE,SQ
VCVTDQ2PD	ymmreg,xmmrm			[rm:	vex.256.f3.0f e6 /r]			AVX,SANDYBRIDGE,SO
VCVTDQ2PS	xmmreg,xmmrm			[rm:	vex.128.0f 5b /r]			AVX,SANDYBRIDGE,SO
VCVTDQ2PS	ymmreg,ymmrm			[rm:	vex.256.0f 5b /r]			AVX,SANDYBRIDGE,SY
VCVTPD2DQ	xmmreg,xmmreg			[rm:	vex.128.f2.0f e6 /r]			AVX,SANDYBRIDGE
VCVTPD2DQ	xmmreg,mem128			[rm:	vex.128.f2.0f e6 /r]			AVX,SANDYBRIDGE
VCVTPD2DQ	xmmreg,ymmreg			[rm:	vex.256.f2.0f e6 /r]			AVX,SANDYBRIDGE
VCVTPD2DQ	xmmreg,mem256			[rm:	vex.256.f2.0f e6 /r]			AVX,SANDYBRIDGE
VCVTPD2PS	xmmreg,xmmreg			[rm:	vex.128.66.0f 5a /r]			AVX,SANDYBRIDGE
VCVTPD2PS	xmmreg,mem128			[rm:	vex.128.66.0f 5a /r]			AVX,SANDYBRIDGE
VCVTPD2PS	xmmreg,ymmreg			[rm:	vex.256.66.0f 5a /r]			AVX,SANDYBRIDGE
VCVTPD2PS	xmmreg,mem256			[rm:	vex.256.66.0f 5a /r]			AVX,SANDYBRIDGE
VCVTPS2DQ	xmmreg,xmmrm			[rm:	vex.128.66.0f 5b /r]			AVX,SANDYBRIDGE,SO
VCVTPS2DQ	ymmreg,ymmrm			[rm:	vex.256.66.0f 5b /r]			AVX,SANDYBRIDGE,SY
VCVTPS2PD	xmmreg,xmmrm			[rm:	vex.128.0f 5a /r]			AVX,SANDYBRIDGE,SQ
VCVTPS2PD	ymmreg,xmmrm			[rm:	vex.256.0f 5a /r]			AVX,SANDYBRIDGE,SO
VCVTSD2SI	reg32,xmmrm			[rm:	vex.128.f2.0f.w0 2d /r]			AVX,SANDYBRIDGE,SQ
VCVTSD2SI	reg64,xmmrm			[rm:	vex.128.f2.0f.w1 2d /r]			AVX,SANDYBRIDGE,SQ,LONG
VCVTSD2SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 5a /r]		AVX,SANDYBRIDGE,SQ
VCVTSI2SD	xmmreg,xmmreg*,rm32		[rvm:	vex.nds.128.f2.0f.w0 2a /r]		AVX,SANDYBRIDGE
VCVTSI2SD	xmmreg,xmmreg*,mem		[rvm:	vex.nds.128.f2.0f.w0 2a /r]		AVX,SANDYBRIDGE,SD,AR2,ND
VCVTSI2SD	xmmreg,xmmreg*,rm64		[rvm:	vex.nds.128.f2.0f.w1 2a /r]		AVX,SANDYBRIDGE,LONG
VCVTSI2SS	xmmreg,xmmreg*,rm32		[rvm:	vex.nds.128.f3.0f.w0 2a /r]		AVX,SANDYBRIDGE
VCVTSI2SS	xmmreg,xmmreg*,mem		[rvm:	vex.nds.128.f3.0f.w0 2a /r]		AVX,SANDYBRIDGE,SD,AR2,ND
VCVTSI2SS	xmmreg,xmmreg*,rm64		[rvm:	vex.nds.128.f3.0f.w1 2a /r]		AVX,SANDYBRIDGE,LONG
VCVTSS2SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 5a /r]		AVX,SANDYBRIDGE,SD
VCVTSS2SI	reg32,xmmrm			[rm:	vex.128.f3.0f.w0 2d /r]			AVX,SANDYBRIDGE,SD
VCVTSS2SI	reg64,xmmrm			[rm:	vex.128.f3.0f.w1 2d /r]			AVX,SANDYBRIDGE,SD,LONG
VCVTTPD2DQ	xmmreg,xmmreg			[rm:	vex.128.66.0f e6 /r]			AVX,SANDYBRIDGE
VCVTTPD2DQ	xmmreg,mem128			[rm:	vex.128.66.0f e6 /r]			AVX,SANDYBRIDGE
VCVTTPD2DQ	xmmreg,ymmreg			[rm:	vex.256.66.0f e6 /r]			AVX,SANDYBRIDGE
VCVTTPD2DQ	xmmreg,mem256			[rm:	vex.256.66.0f e6 /r]			AVX,SANDYBRIDGE
VCVTTPS2DQ	xmmreg,xmmrm			[rm:	vex.128.f3.0f 5b /r]			AVX,SANDYBRIDGE,SO
VCVTTPS2DQ	ymmreg,ymmrm			[rm:	vex.256.f3.0f 5b /r]			AVX,SANDYBRIDGE,SY
VCVTTSD2SI	reg32,xmmrm			[rm:	vex.128.f2.0f.w0 2c /r]			AVX,SANDYBRIDGE,SQ
VCVTTSD2SI	reg64,xmmrm			[rm:	vex.128.f2.0f.w1 2c /r]			AVX,SANDYBRIDGE,SQ,LONG
VCVTTSS2SI	reg32,xmmrm			[rm:	vex.128.f3.0f.w0 2c /r]			AVX,SANDYBRIDGE,SD
VCVTTSS2SI	reg64,xmmrm			[rm:	vex.128.f3.0f.w1 2c /r]			AVX,SANDYBRIDGE,SD,LONG
VDIVPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 5e /r]		AVX,SANDYBRIDGE,SO
VDIVPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 5e /r]		AVX,SANDYBRIDGE,SY
VDIVPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 5e /r]			AVX,SANDYBRIDGE,SO
VDIVPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 5e /r]			AVX,SANDYBRIDGE,SY
VDIVSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 5e /r]		AVX,SANDYBRIDGE,SQ
VDIVSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 5e /r]		AVX,SANDYBRIDGE,SD
VDPPD		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 41 /r ib]		AVX,SANDYBRIDGE,SO
VDPPS		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 40 /r ib]		AVX,SANDYBRIDGE,SO
VDPPS		ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.66.0f3a 40 /r ib]		AVX,SANDYBRIDGE,SY
VEXTRACTF128	xmmrm,xmmreg,imm		[mri:	vex.256.66.0f3a 19 /r ib]		AVX,SANDYBRIDGE,SO
VEXTRACTPS	rm32,xmmreg,imm			[mri:	vex.128.66.0f3a 17 /r ib]		AVX,SANDYBRIDGE,SD
VHADDPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 7c /r]		AVX,SANDYBRIDGE,SO
VHADDPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 7c /r]		AVX,SANDYBRIDGE,SY
VHADDPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 7c /r]		AVX,SANDYBRIDGE,SO
VHADDPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.f2.0f 7c /r]		AVX,SANDYBRIDGE,SY
VHSUBPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 7d /r]		AVX,SANDYBRIDGE,SO
VHSUBPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 7d /r]		AVX,SANDYBRIDGE,SY
VHSUBPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 7d /r]		AVX,SANDYBRIDGE,SO
VHSUBPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.f2.0f 7d /r]		AVX,SANDYBRIDGE,SY
VINSERTF128	ymmreg,ymmreg,xmmrm,imm		[rvmi:	vex.nds.256.66.0f3a 18 /r ib]		AVX,SANDYBRIDGE,SO
VINSERTPS	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 21 /r ib]		AVX,SANDYBRIDGE,SD
VLDDQU		xmmreg,mem			[rm:	vex.128.f2.0f f0 /r]			AVX,SANDYBRIDGE,SO
VLDQQU		ymmreg,mem			[rm:	vex.256.f2.0f f0 /r]			AVX,SANDYBRIDGE,SY
VLDDQU		ymmreg,mem			[rm:	vex.256.f2.0f f0 /r]			AVX,SANDYBRIDGE,SY
VLDMXCSR	mem32				[m:	vex.128.0f ae /2]			AVX,SANDYBRIDGE,SD
VMASKMOVDQU	xmmreg,xmmreg			[rm:	vex.128.66.0f f7 /r]			AVX,SANDYBRIDGE
VMASKMOVPS	xmmreg,xmmreg,mem		[rvm:	vex.nds.128.66.0f38 2c /r]		AVX,SANDYBRIDGE,SO
VMASKMOVPS	ymmreg,ymmreg,mem		[rvm:	vex.nds.256.66.0f38 2c /r]		AVX,SANDYBRIDGE,SY
VMASKMOVPS	mem,xmmreg,xmmreg		[mvr:	vex.nds.128.66.0f38 2e /r]		AVX,SANDYBRIDGE,SO
VMASKMOVPS	mem,xmmreg,xmmreg		[mvr:	vex.nds.256.66.0f38 2e /r]		AVX,SANDYBRIDGE,SY
VMASKMOVPD	xmmreg,xmmreg,mem		[rvm:	vex.nds.128.66.0f38 2d /r]		AVX,SANDYBRIDGE,SO
VMASKMOVPD	ymmreg,ymmreg,mem		[rvm:	vex.nds.256.66.0f38 2d /r]		AVX,SANDYBRIDGE,SY
VMASKMOVPD	mem,xmmreg,xmmreg		[mvr:	vex.nds.128.66.0f38 2f /r]		AVX,SANDYBRIDGE,SO
VMASKMOVPD	mem,ymmreg,ymmreg		[mvr:	vex.nds.256.66.0f38 2f /r]		AVX,SANDYBRIDGE,SY
VMAXPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 5f /r]		AVX,SANDYBRIDGE,SO
VMAXPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 5f /r]		AVX,SANDYBRIDGE,SY
VMAXPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 5f /r]			AVX,SANDYBRIDGE,SO
VMAXPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 5f /r]			AVX,SANDYBRIDGE,SY
VMAXSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 5f /r]		AVX,SANDYBRIDGE,SQ
VMAXSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 5f /r]		AVX,SANDYBRIDGE,SD
VMINPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 5d /r]		AVX,SANDYBRIDGE,SO
VMINPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 5d /r]		AVX,SANDYBRIDGE,SY
VMINPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 5d /r]			AVX,SANDYBRIDGE,SO
VMINPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 5d /r]			AVX,SANDYBRIDGE,SY
VMINSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 5d /r]		AVX,SANDYBRIDGE,SQ
VMINSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 5d /r]		AVX,SANDYBRIDGE,SD
VMOVAPD		xmmreg,xmmrm			[rm:	vex.128.66.0f 28 /r]			AVX,SANDYBRIDGE,SO
VMOVAPD		xmmrm,xmmreg			[mr:	vex.128.66.0f 29 /r]			AVX,SANDYBRIDGE,SO
VMOVAPD		ymmreg,ymmrm			[rm:	vex.256.66.0f 28 /r]			AVX,SANDYBRIDGE,SY
VMOVAPD		ymmrm,ymmreg			[mr:	vex.256.66.0f 29 /r]			AVX,SANDYBRIDGE,SY
VMOVAPS		xmmreg,xmmrm			[rm:	vex.128.0f 28 /r]			AVX,SANDYBRIDGE,SO
VMOVAPS		xmmrm,xmmreg			[mr:	vex.128.0f 29 /r]			AVX,SANDYBRIDGE,SO
VMOVAPS		ymmreg,ymmrm			[rm:	vex.256.0f 28 /r]			AVX,SANDYBRIDGE,SY
VMOVAPS		ymmrm,ymmreg			[mr:	vex.256.0f 29 /r]			AVX,SANDYBRIDGE,SY
VMOVQ		xmmreg,xmmrm			[rm:	vex.128.f3.0f 7e /r]			AVX,SANDYBRIDGE,SQ
VMOVQ		xmmrm,xmmreg			[mr:	vex.128.66.0f d6 /r]			AVX,SANDYBRIDGE,SQ
VMOVD		xmmreg,rm32			[rm:	vex.128.66.0f.w0 6e /r]			AVX,SANDYBRIDGE,SD
VMOVQ		xmmreg,rm64			[rm:	vex.128.66.0f.w1 6e /r]			AVX,SANDYBRIDGE,SQ,LONG
VMOVD		rm32,xmmreg			[mr:	vex.128.66.0f.w0 7e /r]			AVX,SANDYBRIDGE,SD
VMOVQ		rm64,xmmreg			[mr:	vex.128.66.0f.w1 7e /r]			AVX,SANDYBRIDGE,SQ,LONG
VMOVDDUP	xmmreg,xmmrm			[rm:	vex.128.f2.0f 12 /r]			AVX,SANDYBRIDGE,SQ
VMOVDDUP	ymmreg,ymmrm			[rm:	vex.256.f2.0f 12 /r]			AVX,SANDYBRIDGE,SY
VMOVDQA		xmmreg,xmmrm			[rm:	vex.128.66.0f 6f /r]			AVX,SANDYBRIDGE,SO
VMOVDQA		xmmrm,xmmreg			[mr:	vex.128.66.0f 7f /r]			AVX,SANDYBRIDGE,SO
; These are officially documented as VMOVDQA, but VMOVQQA seems more logical to me...
VMOVQQA		ymmreg,ymmrm			[rm:	vex.256.66.0f 6f /r]			AVX,SANDYBRIDGE,SY
VMOVQQA		ymmrm,ymmreg			[mr:	vex.256.66.0f 7f /r]			AVX,SANDYBRIDGE,SY
VMOVDQA		ymmreg,ymmrm			[rm:	vex.256.66.0f 6f /r]			AVX,SANDYBRIDGE,SY
VMOVDQA		ymmrm,ymmreg			[mr:	vex.256.66.0f 7f /r]			AVX,SANDYBRIDGE,SY
VMOVDQU		xmmreg,xmmrm			[rm:	vex.128.f3.0f 6f /r]			AVX,SANDYBRIDGE,SO
VMOVDQU		xmmrm,xmmreg			[mr:	vex.128.f3.0f 7f /r]			AVX,SANDYBRIDGE,SO
; These are officially documented as VMOVDQU, but VMOVQQU seems more logical to me...
VMOVQQU		ymmreg,ymmrm			[rm:	vex.256.f3.0f 6f /r]			AVX,SANDYBRIDGE,SY
VMOVQQU		ymmrm,ymmreg			[mr:	vex.256.f3.0f 7f /r]			AVX,SANDYBRIDGE,SY
VMOVDQU		ymmreg,ymmrm			[rm:	vex.256.f3.0f 6f /r]			AVX,SANDYBRIDGE,SY
VMOVDQU		ymmrm,ymmreg			[mr:	vex.256.f3.0f 7f /r]			AVX,SANDYBRIDGE,SY
VMOVHLPS	xmmreg,xmmreg*,xmmreg		[rvm:	vex.nds.128.0f 12 /r]			AVX,SANDYBRIDGE
VMOVHPD		xmmreg,xmmreg*,mem		[rvm:	vex.nds.128.66.0f 16 /r]		AVX,SANDYBRIDGE,SQ
VMOVHPD		mem,xmmreg			[mr:	vex.128.66.0f 17 /r]			AVX,SANDYBRIDGE,SQ
VMOVHPS		xmmreg,xmmreg*,mem		[rvm:	vex.nds.128.0f 16 /r]			AVX,SANDYBRIDGE,SQ
VMOVHPS		mem,xmmreg			[mr:	vex.128.0f 17 /r]			AVX,SANDYBRIDGE,SQ
VMOVLHPS	xmmreg,xmmreg*,xmmreg		[rvm:	vex.nds.128.0f 16 /r]			AVX,SANDYBRIDGE
VMOVLPD		xmmreg,xmmreg*,mem		[rvm:	vex.nds.128.66.0f 12 /r]		AVX,SANDYBRIDGE,SQ
VMOVLPD		mem,xmmreg			[mr:	vex.128.66.0f 13 /r]			AVX,SANDYBRIDGE,SQ
VMOVLPS		xmmreg,xmmreg*,mem		[rvm:	vex.nds.128.0f 12 /r]			AVX,SANDYBRIDGE,SQ
VMOVLPS		mem,xmmreg			[mr:	vex.128.0f 13 /r]			AVX,SANDYBRIDGE,SQ
VMOVMSKPD	reg64,xmmreg			[rm:	vex.128.66.0f 50 /r]			AVX,SANDYBRIDGE,LONG
VMOVMSKPD	reg32,xmmreg			[rm:	vex.128.66.0f 50 /r]			AVX,SANDYBRIDGE
VMOVMSKPD	reg64,ymmreg			[rm:	vex.256.66.0f 50 /r]			AVX,SANDYBRIDGE,LONG
VMOVMSKPD	reg32,ymmreg			[rm:	vex.256.66.0f 50 /r]			AVX,SANDYBRIDGE
VMOVMSKPS	reg64,xmmreg			[rm:	vex.128.0f 50 /r]			AVX,SANDYBRIDGE,LONG
VMOVMSKPS	reg32,xmmreg			[rm:	vex.128.0f 50 /r]			AVX,SANDYBRIDGE
VMOVMSKPS	reg64,ymmreg			[rm:	vex.256.0f 50 /r]			AVX,SANDYBRIDGE,LONG
VMOVMSKPS	reg32,ymmreg			[rm:	vex.256.0f 50 /r]			AVX,SANDYBRIDGE
VMOVNTDQ	mem,xmmreg			[mr:	vex.128.66.0f e7 /r]			AVX,SANDYBRIDGE,SO
; Officially VMOVNTDQ, but VMOVNTQQ seems more logical to me...
VMOVNTQQ	mem,ymmreg			[mr:	vex.256.66.0f e7 /r]			AVX,SANDYBRIDGE,SY
VMOVNTDQ	mem,ymmreg			[mr:	vex.256.66.0f e7 /r]			AVX,SANDYBRIDGE,SY
VMOVNTDQA	xmmreg,mem			[rm:	vex.128.66.0f38 2a /r]			AVX,SANDYBRIDGE,SO
VMOVNTPD	mem,xmmreg			[mr:	vex.128.66.0f 2b /r]			AVX,SANDYBRIDGE,SO
VMOVNTPD	mem,ymmreg			[mr:	vex.256.66.0f 2b /r]			AVX,SANDYBRIDGE,SY
VMOVNTPS	mem,xmmreg			[mr:	vex.128.0f 2b /r]			AVX,SANDYBRIDGE,SO
VMOVNTPS	mem,ymmreg			[mr:	vex.256.0f 2b /r]			AVX,SANDYBRIDGE,SO
VMOVSD		xmmreg,xmmreg*,xmmreg		[rvm:	vex.nds.128.f2.0f 10 /r]		AVX,SANDYBRIDGE
VMOVSD		xmmreg,mem			[rm:	vex.128.f2.0f 10 /r]			AVX,SANDYBRIDGE,SQ
VMOVSD		xmmreg,xmmreg*,xmmreg		[mvr:	vex.nds.128.f2.0f 11 /r]		AVX,SANDYBRIDGE
VMOVSD		mem,xmmreg			[mr:	vex.128.f2.0f 11 /r]			AVX,SANDYBRIDGE,SQ
VMOVSHDUP	xmmreg,xmmrm			[rm:	vex.128.f3.0f 16 /r]			AVX,SANDYBRIDGE,SO
VMOVSHDUP	ymmreg,ymmrm			[rm:	vex.256.f3.0f 16 /r]			AVX,SANDYBRIDGE,SY
VMOVSLDUP	xmmreg,xmmrm			[rm:	vex.128.f3.0f 12 /r]			AVX,SANDYBRIDGE,SO
VMOVSLDUP	ymmreg,ymmrm			[rm:	vex.256.f3.0f 12 /r]			AVX,SANDYBRIDGE,SY
VMOVSS		xmmreg,xmmreg*,xmmreg		[rvm:	vex.nds.128.f3.0f 10 /r]		AVX,SANDYBRIDGE
VMOVSS		xmmreg,mem			[rm:	vex.128.f3.0f 10 /r]			AVX,SANDYBRIDGE,SQ
VMOVSS		xmmreg,xmmreg*,xmmreg		[mvr:	vex.nds.128.f3.0f 11 /r]		AVX,SANDYBRIDGE
VMOVSS		mem,xmmreg			[mr:	vex.128.f3.0f 11 /r]			AVX,SANDYBRIDGE,SQ
VMOVUPD		xmmreg,xmmrm			[rm:	vex.128.66.0f 10 /r]			AVX,SANDYBRIDGE,SO
VMOVUPD		xmmrm,xmmreg			[mr:	vex.128.66.0f 11 /r]			AVX,SANDYBRIDGE,SO
VMOVUPD		ymmreg,ymmrm			[rm:	vex.256.66.0f 10 /r]			AVX,SANDYBRIDGE,SY
VMOVUPD		ymmrm,ymmreg			[mr:	vex.256.66.0f 11 /r]			AVX,SANDYBRIDGE,SY
VMOVUPS		xmmreg,xmmrm			[rm:	vex.128.0f 10 /r]			AVX,SANDYBRIDGE,SO
VMOVUPS		xmmrm,xmmreg			[mr:	vex.128.0f 11 /r]			AVX,SANDYBRIDGE,SO
VMOVUPS		ymmreg,ymmrm			[rm:	vex.256.0f 10 /r]			AVX,SANDYBRIDGE,SY
VMOVUPS		ymmrm,ymmreg			[mr:	vex.256.0f 11 /r]			AVX,SANDYBRIDGE,SY
VMPSADBW	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 42 /r ib]		AVX,SANDYBRIDGE,SO
VMULPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 59 /r]		AVX,SANDYBRIDGE,SO
VMULPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 59 /r]		AVX,SANDYBRIDGE,SY
VMULPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 59 /r]			AVX,SANDYBRIDGE,SO
VMULPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 59 /r]			AVX,SANDYBRIDGE,SY
VMULSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 59 /r]		AVX,SANDYBRIDGE,SQ
VMULSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 59 /r]		AVX,SANDYBRIDGE,SD
VORPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 56 /r]		AVX,SANDYBRIDGE,SO
VORPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 56 /r]		AVX,SANDYBRIDGE,SY
VORPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 56 /r]			AVX,SANDYBRIDGE,SO
VORPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 56 /r]			AVX,SANDYBRIDGE,SY
VPABSB		xmmreg,xmmrm			[rm:	vex.128.66.0f38 1c /r]			AVX,SANDYBRIDGE,SO
VPABSW		xmmreg,xmmrm			[rm:	vex.128.66.0f38 1d /r]			AVX,SANDYBRIDGE,SO
VPABSD		xmmreg,xmmrm			[rm:	vex.128.66.0f38 1e /r]			AVX,SANDYBRIDGE,SO
VPACKSSWB	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 63 /r]		AVX,SANDYBRIDGE,SO
VPACKSSDW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 6b /r]		AVX,SANDYBRIDGE,SO
VPACKUSWB	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 67 /r]		AVX,SANDYBRIDGE,SO
VPACKUSDW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 2b /r]		AVX,SANDYBRIDGE,SO
VPADDB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f fc /r]		AVX,SANDYBRIDGE,SO
VPADDW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f fd /r]		AVX,SANDYBRIDGE,SO
VPADDD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f fe /r]		AVX,SANDYBRIDGE,SO
VPADDQ		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d4 /r]		AVX,SANDYBRIDGE,SO
VPADDSB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f ec /r]		AVX,SANDYBRIDGE,SO
VPADDSW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f ed /r]		AVX,SANDYBRIDGE,SO
VPADDUSB	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f dc /r]		AVX,SANDYBRIDGE,SO
VPADDUSW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f dd /r]		AVX,SANDYBRIDGE,SO
VPALIGNR	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 0f /r ib]		AVX,SANDYBRIDGE,SO
VPAND		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f db /r]		AVX,SANDYBRIDGE,SO
VPANDN		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f df /r]		AVX,SANDYBRIDGE,SO
VPAVGB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e0 /r]		AVX,SANDYBRIDGE,SO
VPAVGW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e3 /r]		AVX,SANDYBRIDGE,SO
VPBLENDVB	xmmreg,xmmreg*,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a 4c /r /is4]		AVX,SANDYBRIDGE,SO
VPBLENDW	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 0e /r ib]		AVX,SANDYBRIDGE,SO
VPCMPESTRI	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 61 /r ib]		AVX,SANDYBRIDGE,SO
VPCMPESTRM	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 60 /r ib]		AVX,SANDYBRIDGE,SO
VPCMPISTRI	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 63 /r ib]		AVX,SANDYBRIDGE,SO
VPCMPISTRM	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 62 /r ib]		AVX,SANDYBRIDGE,SO
VPCMPEQB	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 74 /r]		AVX,SANDYBRIDGE,SO
VPCMPEQW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 75 /r]		AVX,SANDYBRIDGE,SO
VPCMPEQD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 76 /r]		AVX,SANDYBRIDGE,SO
VPCMPEQQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 29 /r]		AVX,SANDYBRIDGE,SO
VPCMPGTB	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 64 /r]		AVX,SANDYBRIDGE,SO
VPCMPGTW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 65 /r]		AVX,SANDYBRIDGE,SO
VPCMPGTD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 66 /r]		AVX,SANDYBRIDGE,SO
VPCMPGTQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 37 /r]		AVX,SANDYBRIDGE,SO
VPERMILPD	xmmreg,xmmreg,xmmrm		[rvm:	vex.nds.128.66.0f38 0d /r]		AVX,SANDYBRIDGE,SO
VPERMILPD	ymmreg,ymmreg,ymmrm		[rvm:	vex.nds.256.66.0f38 0d /r]		AVX,SANDYBRIDGE,SY
VPERMILPD	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 05 /r ib]		AVX,SANDYBRIDGE,SO
VPERMILPD	ymmreg,ymmrm,imm		[rmi:	vex.256.66.0f3a 05 /r ib]		AVX,SANDYBRIDGE,SY
VPERMILTD2PD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a.w0 49 /r /is4=0]	AVX,SANDYBRIDGE,SO
VPERMILTD2PD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.nds.128.66.0f3a.w1 49 /r /is4=0]	AVX,SANDYBRIDGE,SO
VPERMILTD2PD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a.w0 49 /r /is4=0]	AVX,SANDYBRIDGE,SY
VPERMILTD2PD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.nds.256.66.0f3a.w1 49 /r /is4=0]	AVX,SANDYBRIDGE,SY
VPERMILMO2PD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a.w0 49 /r /is4=2]	AVX,SANDYBRIDGE,SO
VPERMILMO2PD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.nds.128.66.0f3a.w1 49 /r /is4=2]	AVX,SANDYBRIDGE,SO
VPERMILMO2PD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a.w0 49 /r /is4=2]	AVX,SANDYBRIDGE,SY
VPERMILMO2PD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.nds.256.66.0f3a.w1 49 /r /is4=2]	AVX,SANDYBRIDGE,SY
VPERMILMZ2PD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a.w0 49 /r /is4=3]	AVX,SANDYBRIDGE,SO
VPERMILMZ2PD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.nds.128.66.0f3a.w1 49 /r /is4=3]	AVX,SANDYBRIDGE,SO
VPERMILMZ2PD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a.w0 49 /r /is4=3]	AVX,SANDYBRIDGE,SY
VPERMILMZ2PD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.nds.256.66.0f3a.w1 49 /r /is4=3]	AVX,SANDYBRIDGE,SY
VPERMIL2PD	xmmreg,xmmreg,xmmrm,xmmreg,imm	[rvmsi: vex.nds.128.66.0f3a.w0 49 /r /is4]	AVX,SANDYBRIDGE,SO
VPERMIL2PD	xmmreg,xmmreg,xmmreg,xmmrm,imm	[rvsmi: vex.nds.128.66.0f3a.w1 49 /r /is4]	AVX,SANDYBRIDGE,SO
VPERMIL2PD	ymmreg,ymmreg,ymmrm,ymmreg,imm	[rvmsi: vex.nds.256.66.0f3a.w0 49 /r /is4]	AVX,SANDYBRIDGE,SY
VPERMIL2PD	ymmreg,ymmreg,ymmreg,ymmrm,imm	[rvsmi: vex.nds.256.66.0f3a.w1 49 /r /is4]	AVX,SANDYBRIDGE,SY
VPERMILPS	xmmreg,xmmreg,xmmrm		[rvm:	vex.nds.128.66.0f38 0c /r]		AVX,SANDYBRIDGE,SO
VPERMILPS	ymmreg,ymmreg,ymmrm		[rvm:	vex.nds.256.66.0f38 0c /r]		AVX,SANDYBRIDGE,SY
VPERMILPS	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 04 /r ib]		AVX,SANDYBRIDGE,SO
VPERMILPS	ymmreg,ymmrm,imm		[rmi:	vex.256.66.0f3a 04 /r ib]		AVX,SANDYBRIDGE,SY
VPERMILTD2PS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a.w0 48 /r /is4=0]	AVX,SANDYBRIDGE,SO
VPERMILTD2PS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.nds.128.66.0f3a.w1 48 /r /is4=0]	AVX,SANDYBRIDGE,SO
VPERMILTD2PS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a.w0 48 /r /is4=0]	AVX,SANDYBRIDGE,SY
VPERMILTD2PS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.nds.256.66.0f3a.w1 48 /r /is4=0]	AVX,SANDYBRIDGE,SY
VPERMILMO2PS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a.w0 48 /r /is4=2]	AVX,SANDYBRIDGE,SO
VPERMILMO2PS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.nds.128.66.0f3a.w1 48 /r /is4=2]	AVX,SANDYBRIDGE,SO
VPERMILMO2PS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a.w0 48 /r /is4=2]	AVX,SANDYBRIDGE,SY
VPERMILMO2PS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.nds.256.66.0f3a.w1 48 /r /is4=2]	AVX,SANDYBRIDGE,SY
VPERMILMZ2PS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.nds.128.66.0f3a.w0 48 /r /is4=3]	AVX,SANDYBRIDGE,SO
VPERMILMZ2PS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.nds.128.66.0f3a.w1 48 /r /is4=3]	AVX,SANDYBRIDGE,SO
VPERMILMZ2PS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.nds.256.66.0f3a.w0 48 /r /is4=3]	AVX,SANDYBRIDGE,SY
VPERMILMZ2PS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.nds.256.66.0f3a.w1 48 /r /is4=3]	AVX,SANDYBRIDGE,SY
VPERMIL2PS	xmmreg,xmmreg,xmmrm,xmmreg,imm	[rvmsi: vex.nds.128.66.0f3a.w0 48 /r /is4]	AVX,SANDYBRIDGE,SO
VPERMIL2PS	xmmreg,xmmreg,xmmreg,xmmrm,imm	[rvsmi: vex.nds.128.66.0f3a.w1 48 /r /is4]	AVX,SANDYBRIDGE,SO
VPERMIL2PS	ymmreg,ymmreg,ymmrm,ymmreg,imm	[rvmsi: vex.nds.256.66.0f3a.w0 48 /r /is4]	AVX,SANDYBRIDGE,SY
VPERMIL2PS	ymmreg,ymmreg,ymmreg,ymmrm,imm	[rvsmi: vex.nds.256.66.0f3a.w1 48 /r /is4]	AVX,SANDYBRIDGE,SY
VPERM2F128	ymmreg,ymmreg,ymmrm,imm		[rvmi:	vex.nds.256.66.0f3a 06 /r ib]		AVX,SANDYBRIDGE,SY
VPEXTRB		reg64,xmmreg,imm		[mri:	vex.128.66.0f3a.w0 14 /r ib]		AVX,SANDYBRIDGE,LONG
VPEXTRB		reg32,xmmreg,imm		[mri:	vex.128.66.0f3a.w0 14 /r ib]		AVX,SANDYBRIDGE
VPEXTRB		mem,xmmreg,imm			[mri:	vex.128.66.0f3a.w0 14 /r ib]		AVX,SANDYBRIDGE,SB
VPEXTRW		reg64,xmmreg,imm		[mri:	vex.128.66.0f.w0 c5 /r ib]		AVX,SANDYBRIDGE,LONG
VPEXTRW		reg32,xmmreg,imm		[mri:	vex.128.66.0f.w0 c5 /r ib]		AVX,SANDYBRIDGE
VPEXTRW		mem,xmmreg,imm			[mri:	vex.128.66.0f.w0 c5 /r ib]		AVX,SANDYBRIDGE,SW
VPEXTRW		reg64,xmmreg,imm		[mri:	vex.128.66.0f3a.w0 15 /r ib]		AVX,SANDYBRIDGE,LONG
VPEXTRW		reg32,xmmreg,imm		[mri:	vex.128.66.0f3a.w0 15 /r ib]		AVX,SANDYBRIDGE
VPEXTRW		mem,xmmreg,imm			[mri:	vex.128.66.0f3a.w0 15 /r ib]		AVX,SANDYBRIDGE,SW
VPEXTRD		reg64,xmmreg,imm		[mri:	vex.128.66.0f3a.w0 16 /r ib]		AVX,SANDYBRIDGE,LONG
VPEXTRD		rm32,xmmreg,imm			[mri:	vex.128.66.0f3a.w0 16 /r ib]		AVX,SANDYBRIDGE,SD
VPEXTRQ		rm64,xmmreg,imm			[mri:	vex.128.66.0f3a.w1 16 /r ib]		AVX,SANDYBRIDGE,SQ,LONG
VPHADDW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 01 /r]		AVX,SANDYBRIDGE,SO
VPHADDD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 02 /r]		AVX,SANDYBRIDGE,SO
VPHADDSW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 03 /r]		AVX,SANDYBRIDGE,SO
VPHMINPOSUW	xmmreg,xmmrm			[rm:	vex.128.66.0f38 41 /r]			AVX,SANDYBRIDGE,SO
VPHSUBW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 05 /r]		AVX,SANDYBRIDGE,SO
VPHSUBD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 06 /r]		AVX,SANDYBRIDGE,SO
VPHSUBSW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 07 /r]		AVX,SANDYBRIDGE,SO
VPINSRB		xmmreg,xmmreg*,reg32,imm	[rvmi:	vex.nds.128.66.0f3a 20 /r ib]		AVX,SANDYBRIDGE
VPINSRB		xmmreg,xmmreg,mem,imm		[rvmi:	vex.nds.128.66.0f3a 20 /r ib]		AVX,SANDYBRIDGE,SB
VPINSRB		xmmreg,reg32,mem,imm		[r+vmi: vex.nds.128.66.0f3a 20 /r ib]		AVX,SANDYBRIDGE,SB
VPINSRW		xmmreg,xmmreg*,reg32,imm	[rvmi:	vex.nds.128.66.0f c4 /r ib]		AVX,SANDYBRIDGE
VPINSRW		xmmreg,xmmreg,mem,imm		[rvmi:	vex.nds.128.66.0f c4 /r ib]		AVX,SANDYBRIDGE,SW
VPINSRW		xmmreg,reg32,mem,imm		[r+vmi: vex.nds.128.66.0f c4 /r ib]		AVX,SANDYBRIDGE,SW
VPINSRD		xmmreg,xmmreg*,rm32,imm		[rvmi:	vex.nds.128.66.0f3a.w0 22 /r ib]	AVX,SANDYBRIDGE,SD
VPINSRQ		xmmreg,xmmreg,rm64,imm		[rvmi:	vex.nds.128.66.0f3a.w1 22 /r ib]	AVX,SANDYBRIDGE,SQ,LONG
VPINSRQ		xmmreg,rm64,imm			[r+vmi: vex.nds.128.66.0f3a.w1 22 /r ib]	AVX,SANDYBRIDGE,SD,LONG
VPMADDWD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f5 /r]		AVX,SANDYBRIDGE,SO
VPMADDUBSW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 04 /r]		AVX,SANDYBRIDGE,SO
VPMAXSB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 3c /r]		AVX,SANDYBRIDGE,SO
VPMAXSW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f ee /r]		AVX,SANDYBRIDGE,SO
VPMAXSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 3d /r]		AVX,SANDYBRIDGE,SO
VPMAXUB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f de /r]		AVX,SANDYBRIDGE,SO
VPMAXUW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 3e /r]		AVX,SANDYBRIDGE,SO
VPMAXUD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 3f /r]		AVX,SANDYBRIDGE,SO
VPMINSB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 38 /r]		AVX,SANDYBRIDGE,SO
VPMINSW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f ea /r]		AVX,SANDYBRIDGE,SO
VPMINSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 39 /r]		AVX,SANDYBRIDGE,SO
VPMINUB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f da /r]		AVX,SANDYBRIDGE,SO
VPMINUW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 3a /r]		AVX,SANDYBRIDGE,SO
VPMINUD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 3b /r]		AVX,SANDYBRIDGE,SO
VPMOVMSKB	reg64,xmmreg			[rm:	vex.128.66.0f d7 /r]			AVX,SANDYBRIDGE,LONG
VPMOVMSKB	reg32,xmmreg			[rm:	vex.128.66.0f d7 /r]			AVX,SANDYBRIDGE
VPMOVSXBW	xmmreg,xmmrm			[rm:	vex.128.66.0f38 20 /r]			AVX,SANDYBRIDGE,SQ
VPMOVSXBD	xmmreg,xmmrm			[rm:	vex.128.66.0f38 21 /r]			AVX,SANDYBRIDGE,SD
VPMOVSXBQ	xmmreg,xmmrm			[rm:	vex.128.66.0f38 22 /r]			AVX,SANDYBRIDGE,SW
VPMOVSXWD	xmmreg,xmmrm			[rm:	vex.128.66.0f38 23 /r]			AVX,SANDYBRIDGE,SQ
VPMOVSXWQ	xmmreg,xmmrm			[rm:	vex.128.66.0f38 24 /r]			AVX,SANDYBRIDGE,SD
VPMOVSXDQ	xmmreg,xmmrm			[rm:	vex.128.66.0f38 25 /r]			AVX,SANDYBRIDGE,SQ
VPMOVZXBW	xmmreg,xmmrm			[rm:	vex.128.66.0f38 30 /r]			AVX,SANDYBRIDGE,SQ
VPMOVZXBD	xmmreg,xmmrm			[rm:	vex.128.66.0f38 31 /r]			AVX,SANDYBRIDGE,SD
VPMOVZXBQ	xmmreg,xmmrm			[rm:	vex.128.66.0f38 32 /r]			AVX,SANDYBRIDGE,SW
VPMOVZXWD	xmmreg,xmmrm			[rm:	vex.128.66.0f38 33 /r]			AVX,SANDYBRIDGE,SQ
VPMOVZXWQ	xmmreg,xmmrm			[rm:	vex.128.66.0f38 34 /r]			AVX,SANDYBRIDGE,SD
VPMOVZXDQ	xmmreg,xmmrm			[rm:	vex.128.66.0f38 35 /r]			AVX,SANDYBRIDGE,SQ
VPMULHUW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e4 /r]		AVX,SANDYBRIDGE,SO
VPMULHRSW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 0b /r]		AVX,SANDYBRIDGE,SO
VPMULHW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e5 /r]		AVX,SANDYBRIDGE,SO
VPMULLW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d5 /r]		AVX,SANDYBRIDGE,SO
VPMULLD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 40 /r]		AVX,SANDYBRIDGE,SO
VPMULUDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f4 /r]		AVX,SANDYBRIDGE,SO
VPMULDQ		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 28 /r]		AVX,SANDYBRIDGE,SO
VPOR		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f eb /r]		AVX,SANDYBRIDGE,SO
VPSADBW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f6 /r]		AVX,SANDYBRIDGE,SO
VPSHUFB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 00 /r]		AVX,SANDYBRIDGE,SO
VPSHUFD		xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f 70 /r ib]			AVX,SANDYBRIDGE,SO
VPSHUFHW	xmmreg,xmmrm,imm		[rmi:	vex.128.f3.0f 70 /r ib]			AVX,SANDYBRIDGE,SO
VPSHUFLW	xmmreg,xmmrm,imm		[rmi:	vex.128.f2.0f 70 /r ib]			AVX,SANDYBRIDGE,SO
VPSIGNB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 08 /r]		AVX,SANDYBRIDGE,SO
VPSIGNW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 09 /r]		AVX,SANDYBRIDGE,SO
VPSIGND		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f38 0a /r]		AVX,SANDYBRIDGE,SO
VPSLLDQ		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 73 /7 ib]		AVX,SANDYBRIDGE
VPSRLDQ		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 73 /3 ib]		AVX,SANDYBRIDGE
VPSLLW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f1 /r]		AVX,SANDYBRIDGE,SO
VPSLLW		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 71 /6 ib]		AVX,SANDYBRIDGE
VPSLLD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f2 /r]		AVX,SANDYBRIDGE,SO
VPSLLD		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 72 /6 ib]		AVX,SANDYBRIDGE
VPSLLQ		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f3 /r]		AVX,SANDYBRIDGE,SO
VPSLLQ		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 73 /6 ib]		AVX,SANDYBRIDGE
VPSRAW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e1 /r]		AVX,SANDYBRIDGE,SO
VPSRAW		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 71 /4 ib]		AVX,SANDYBRIDGE
VPSRAD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e2 /r]		AVX,SANDYBRIDGE,SO
VPSRAD		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 72 /4 ib]		AVX,SANDYBRIDGE
VPSRLW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d1 /r]		AVX,SANDYBRIDGE,SO
VPSRLW		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 71 /2 ib]		AVX,SANDYBRIDGE
VPSRLD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d2 /r]		AVX,SANDYBRIDGE,SO
VPSRLD		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 72 /2 ib]		AVX,SANDYBRIDGE
VPSRLQ		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d3 /r]		AVX,SANDYBRIDGE,SO
VPSRLQ		xmmreg,xmmreg*,imm		[vmi:	vex.ndd.128.66.0f 73 /2 ib]		AVX,SANDYBRIDGE
VPTEST		xmmreg,xmmrm			[rm:	vex.128.66.0f38 17 /r]			AVX,SANDYBRIDGE,SO
VPTEST		ymmreg,ymmrm			[rm:	vex.256.66.0f38 17 /r]			AVX,SANDYBRIDGE,SY
VPSUBB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f8 /r]		AVX,SANDYBRIDGE,SO
VPSUBW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f f9 /r]		AVX,SANDYBRIDGE,SO
VPSUBD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f fa /r]		AVX,SANDYBRIDGE,SO
VPSUBQ		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f fb /r]		AVX,SANDYBRIDGE,SO
VPSUBSB		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e8 /r]		AVX,SANDYBRIDGE,SO
VPSUBSW		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f e9 /r]		AVX,SANDYBRIDGE,SO
VPSUBUSB	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d8 /r]		AVX,SANDYBRIDGE,SO
VPSUBUSW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f d9 /r]		AVX,SANDYBRIDGE,SO
VPUNPCKHBW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 68 /r]		AVX,SANDYBRIDGE,SO
VPUNPCKHWD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 69 /r]		AVX,SANDYBRIDGE,SO
VPUNPCKHDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 6a /r]		AVX,SANDYBRIDGE,SO
VPUNPCKHQDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 6d /r]		AVX,SANDYBRIDGE,SO
VPUNPCKLBW	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 60 /r]		AVX,SANDYBRIDGE,SO
VPUNPCKLWD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 61 /r]		AVX,SANDYBRIDGE,SO
VPUNPCKLDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 62 /r]		AVX,SANDYBRIDGE,SO
VPUNPCKLQDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 6c /r]		AVX,SANDYBRIDGE,SO
VPXOR		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f ef /r]		AVX,SANDYBRIDGE,SO
VRCPPS		xmmreg,xmmrm			[rm:	vex.128.0f 53 /r]			AVX,SANDYBRIDGE,SO
VRCPPS		ymmreg,ymmrm			[rm:	vex.256.0f 53 /r]			AVX,SANDYBRIDGE,SY
VRCPSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 53 /r]		AVX,SANDYBRIDGE,SD
VRSQRTPS	xmmreg,xmmrm			[rm:	vex.128.0f 52 /r]			AVX,SANDYBRIDGE,SO
VRSQRTPS	ymmreg,ymmrm			[rm:	vex.256.0f 52 /r]			AVX,SANDYBRIDGE,SY
VRSQRTSS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 52 /r]		AVX,SANDYBRIDGE,SD
VROUNDPD	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 09 /r ib]		AVX,SANDYBRIDGE,SO
VROUNDPD	ymmreg,ymmrm,imm		[rmi:	vex.256.66.0f3a 09 /r ib]		AVX,SANDYBRIDGE,SY
VROUNDPS	xmmreg,xmmrm,imm		[rmi:	vex.128.66.0f3a 08 /r ib]		AVX,SANDYBRIDGE,SO
VROUNDPS	ymmreg,ymmrm,imm		[rmi:	vex.256.66.0f3a 08 /r ib]		AVX,SANDYBRIDGE,SY
VROUNDSD	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 0b /r ib]		AVX,SANDYBRIDGE,SQ
VROUNDSS	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 0a /r ib]		AVX,SANDYBRIDGE,SD
VSHUFPD		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f c6 /r ib]		AVX,SANDYBRIDGE,SO
VSHUFPD		ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.66.0f c6 /r ib]		AVX,SANDYBRIDGE,SY
VSHUFPS		xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.0f c6 /r ib]		AVX,SANDYBRIDGE,SO
VSHUFPS		ymmreg,ymmreg*,ymmrm,imm	[rvmi:	vex.nds.256.0f c6 /r ib]		AVX,SANDYBRIDGE,SY
VSQRTPD		xmmreg,xmmrm			[rm:	vex.128.66.0f 51 /r]			AVX,SANDYBRIDGE,SO
VSQRTPD		ymmreg,ymmrm			[rm:	vex.256.66.0f 51 /r]			AVX,SANDYBRIDGE,SY
VSQRTPS		xmmreg,xmmrm			[rm:	vex.128.0f 51 /r]			AVX,SANDYBRIDGE,SO
VSQRTPS		ymmreg,ymmrm			[rm:	vex.256.0f 51 /r]			AVX,SANDYBRIDGE,SY
VSQRTSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 51 /r]		AVX,SANDYBRIDGE,SQ
VSQRTSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 51 /r]		AVX,SANDYBRIDGE,SD
VSTMXCSR	mem				[m:	vex.128.0f ae /3]			AVX,SANDYBRIDGE,SD
VSUBPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 5c /r]		AVX,SANDYBRIDGE,SO
VSUBPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 5c /r]		AVX,SANDYBRIDGE,SY
VSUBPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 5c /r]			AVX,SANDYBRIDGE,SO
VSUBPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 5c /r]			AVX,SANDYBRIDGE,SY
VSUBSD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f2.0f 5c /r]		AVX,SANDYBRIDGE,SQ
VSUBSS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.f3.0f 5c /r]		AVX,SANDYBRIDGE,SD
VTESTPS		xmmreg,xmmrm			[rm:	vex.128.66.0f38 0e /r]			AVX,SANDYBRIDGE,SO
VTESTPS		ymmreg,ymmrm			[rm:	vex.256.66.0f38 0e /r]			AVX,SANDYBRIDGE,SY
VTESTPD		xmmreg,xmmrm			[rm:	vex.128.66.0f38 0f /r]			AVX,SANDYBRIDGE,SO
VTESTPD		ymmreg,ymmrm			[rm:	vex.256.66.0f38 0f /r]			AVX,SANDYBRIDGE,SY
VUCOMISD	xmmreg,xmmrm			[rm:	vex.128.66.0f 2e /r]			AVX,SANDYBRIDGE,SQ
VUCOMISS	xmmreg,xmmrm			[rm:	vex.128.0f 2e /r]			AVX,SANDYBRIDGE,SD
VUNPCKHPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 15 /r]		AVX,SANDYBRIDGE,SO
VUNPCKHPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 15 /r]		AVX,SANDYBRIDGE,SY
VUNPCKHPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 15 /r]			AVX,SANDYBRIDGE,SO
VUNPCKHPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 15 /r]			AVX,SANDYBRIDGE,SY
VUNPCKLPD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 14 /r]		AVX,SANDYBRIDGE,SO
VUNPCKLPD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 14 /r]		AVX,SANDYBRIDGE,SY
VUNPCKLPS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 14 /r]			AVX,SANDYBRIDGE,SO
VUNPCKLPS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 14 /r]			AVX,SANDYBRIDGE,SY
VXORPD		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f 57 /r]		AVX,SANDYBRIDGE,SO
VXORPD		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.66.0f 57 /r]		AVX,SANDYBRIDGE,SY
VXORPS		xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.0f 57 /r]			AVX,SANDYBRIDGE,SO
VXORPS		ymmreg,ymmreg*,ymmrm		[rvm:	vex.nds.256.0f 57 /r]			AVX,SANDYBRIDGE,SY
VZEROALL	void				[	vex.256.0f 77]				AVX,SANDYBRIDGE
VZEROUPPER	void				[	vex.128.0f 77]				AVX,SANDYBRIDGE

;# Intel Carry-Less Multiplication instructions (CLMUL)
PCLMULLQLQDQ	xmmreg,xmmrm			[rm:	66 0f 3a 44 /r 00]			SSE,WESTMERE,SO
PCLMULHQLQDQ	xmmreg,xmmrm			[rm:	66 0f 3a 44 /r 01]			SSE,WESTMERE,SO
PCLMULLQHQDQ	xmmreg,xmmrm			[rm:	66 0f 3a 44 /r 10]			SSE,WESTMERE,SO
PCLMULHQHQDQ	xmmreg,xmmrm			[rm:	66 0f 3a 44 /r 11]			SSE,WESTMERE,SO
PCLMULQDQ	xmmreg,xmmrm,imm		[rmi:	66 0f 3a 44 /r ib]			SSE,WESTMERE,SO

;# Intel AVX Carry-Less Multiplication instructions (CLMUL)
VPCLMULLQLQDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f3a 44 /r 00]		AVX,SANDYBRIDGE,SO
VPCLMULHQLQDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f3a 44 /r 01]		AVX,SANDYBRIDGE,SO
VPCLMULLQHQDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f3a 44 /r 10]		AVX,SANDYBRIDGE,SO
VPCLMULHQHQDQ	xmmreg,xmmreg*,xmmrm		[rvm:	vex.nds.128.66.0f3a 44 /r 11]		AVX,SANDYBRIDGE,SO
VPCLMULQDQ	xmmreg,xmmreg*,xmmrm,imm	[rvmi:	vex.nds.128.66.0f3a 44 /r ib]		AVX,SANDYBRIDGE,SO

;# Intel Fused Multiply-Add instructions (FMA)
VFMADD132PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 98 /r]		FMA,FUTURE,SO
VFMADD132PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 98 /r]		FMA,FUTURE,SY
VFMADD132PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 98 /r]		FMA,FUTURE,SO
VFMADD132PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 98 /r]		FMA,FUTURE,SY
VFMADD312PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 98 /r]		FMA,FUTURE,SO
VFMADD312PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 98 /r]		FMA,FUTURE,SY
VFMADD312PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 98 /r]		FMA,FUTURE,SO
VFMADD312PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 98 /r]		FMA,FUTURE,SY
VFMADD213PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a8 /r]		FMA,FUTURE,SO
VFMADD213PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 a8 /r]		FMA,FUTURE,SY
VFMADD213PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a8 /r]		FMA,FUTURE,SO
VFMADD213PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 a8 /r]		FMA,FUTURE,SY
VFMADD123PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a8 /r]		FMA,FUTURE,SO
VFMADD123PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 a8 /r]		FMA,FUTURE,SY
VFMADD123PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a8 /r]		FMA,FUTURE,SO
VFMADD123PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 a8 /r]		FMA,FUTURE,SY
VFMADD231PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b8 /r]		FMA,FUTURE,SO
VFMADD231PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 b8 /r]		FMA,FUTURE,SY
VFMADD231PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b8 /r]		FMA,FUTURE,SO
VFMADD231PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 b8 /r]		FMA,FUTURE,SY
VFMADD321PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b8 /r]		FMA,FUTURE,SO
VFMADD321PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 b8 /r]		FMA,FUTURE,SY
VFMADD321PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b8 /r]		FMA,FUTURE,SO
VFMADD321PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 b8 /r]		FMA,FUTURE,SY
VFMADDSUB132PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 96 /r]		FMA,FUTURE,SO
VFMADDSUB132PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 96 /r]		FMA,FUTURE,SY
VFMADDSUB132PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 96 /r]		FMA,FUTURE,SO
VFMADDSUB132PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 96 /r]		FMA,FUTURE,SY
VFMADDSUB312PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 96 /r]		FMA,FUTURE,SO
VFMADDSUB312PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 96 /r]		FMA,FUTURE,SY
VFMADDSUB312PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 96 /r]		FMA,FUTURE,SO
VFMADDSUB312PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 96 /r]		FMA,FUTURE,SY
VFMADDSUB213PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a6 /r]		FMA,FUTURE,SO
VFMADDSUB213PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 a6 /r]		FMA,FUTURE,SY
VFMADDSUB213PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a6 /r]		FMA,FUTURE,SO
VFMADDSUB213PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 a6 /r]		FMA,FUTURE,SY
VFMADDSUB123PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a6 /r]		FMA,FUTURE,SO
VFMADDSUB123PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 a6 /r]		FMA,FUTURE,SY
VFMADDSUB123PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a6 /r]		FMA,FUTURE,SO
VFMADDSUB123PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 a6 /r]		FMA,FUTURE,SY
VFMADDSUB231PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b6 /r]		FMA,FUTURE,SO
VFMADDSUB231PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 b6 /r]		FMA,FUTURE,SY
VFMADDSUB231PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b6 /r]		FMA,FUTURE,SO
VFMADDSUB231PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 b6 /r]		FMA,FUTURE,SY
VFMADDSUB321PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b6 /r]		FMA,FUTURE,SO
VFMADDSUB321PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 b6 /r]		FMA,FUTURE,SY
VFMADDSUB321PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b6 /r]		FMA,FUTURE,SO
VFMADDSUB321PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 b6 /r]		FMA,FUTURE,SY
VFMSUB132PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9a /r]		FMA,FUTURE,SO
VFMSUB132PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 9a /r]		FMA,FUTURE,SY
VFMSUB132PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9a /r]		FMA,FUTURE,SO
VFMSUB132PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 9a /r]		FMA,FUTURE,SY
VFMSUB312PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9a /r]		FMA,FUTURE,SO
VFMSUB312PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 9a /r]		FMA,FUTURE,SY
VFMSUB312PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9a /r]		FMA,FUTURE,SO
VFMSUB312PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 9a /r]		FMA,FUTURE,SY
VFMSUB213PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 aa /r]		FMA,FUTURE,SO
VFMSUB213PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 aa /r]		FMA,FUTURE,SY
VFMSUB213PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 aa /r]		FMA,FUTURE,SO
VFMSUB213PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 aa /r]		FMA,FUTURE,SY
VFMSUB123PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 aa /r]		FMA,FUTURE,SO
VFMSUB123PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 aa /r]		FMA,FUTURE,SY
VFMSUB123PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 aa /r]		FMA,FUTURE,SO
VFMSUB123PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 aa /r]		FMA,FUTURE,SY
VFMSUB231PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ba /r]		FMA,FUTURE,SO
VFMSUB231PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 ba /r]		FMA,FUTURE,SY
VFMSUB231PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ba /r]		FMA,FUTURE,SO
VFMSUB231PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 ba /r]		FMA,FUTURE,SY
VFMSUB321PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ba /r]		FMA,FUTURE,SO
VFMSUB321PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 ba /r]		FMA,FUTURE,SY
VFMSUB321PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ba /r]		FMA,FUTURE,SO
VFMSUB321PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 ba /r]		FMA,FUTURE,SY
VFMSUBADD132PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 97 /r]		FMA,FUTURE,SO
VFMSUBADD132PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 97 /r]		FMA,FUTURE,SY
VFMSUBADD132PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 97 /r]		FMA,FUTURE,SO
VFMSUBADD132PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 97 /r]		FMA,FUTURE,SY
VFMSUBADD312PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 97 /r]		FMA,FUTURE,SO
VFMSUBADD312PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 97 /r]		FMA,FUTURE,SY
VFMSUBADD312PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 97 /r]		FMA,FUTURE,SO
VFMSUBADD312PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 97 /r]		FMA,FUTURE,SY
VFMSUBADD213PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a7 /r]		FMA,FUTURE,SO
VFMSUBADD213PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 a7 /r]		FMA,FUTURE,SY
VFMSUBADD213PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a7 /r]		FMA,FUTURE,SO
VFMSUBADD213PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 a7 /r]		FMA,FUTURE,SY
VFMSUBADD123PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a7 /r]		FMA,FUTURE,SO
VFMSUBADD123PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 a7 /r]		FMA,FUTURE,SY
VFMSUBADD123PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a7 /r]		FMA,FUTURE,SO
VFMSUBADD123PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 a7 /r]		FMA,FUTURE,SY
VFMSUBADD231PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b7 /r]		FMA,FUTURE,SO
VFMSUBADD231PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 b7 /r]		FMA,FUTURE,SY
VFMSUBADD231PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b7 /r]		FMA,FUTURE,SO
VFMSUBADD231PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 b7 /r]		FMA,FUTURE,SY
VFMSUBADD321PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b7 /r]		FMA,FUTURE,SO
VFMSUBADD321PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 b7 /r]		FMA,FUTURE,SY
VFMSUBADD321PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b7 /r]		FMA,FUTURE,SO
VFMSUBADD321PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 b7 /r]		FMA,FUTURE,SY
VFNMADD132PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9c /r]		FMA,FUTURE,SO
VFNMADD132PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 9c /r]		FMA,FUTURE,SY
VFNMADD132PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9c /r]		FMA,FUTURE,SO
VFNMADD132PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 9c /r]		FMA,FUTURE,SY
VFNMADD312PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9c /r]		FMA,FUTURE,SO
VFNMADD312PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 9c /r]		FMA,FUTURE,SY
VFNMADD312PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9c /r]		FMA,FUTURE,SO
VFNMADD312PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 9c /r]		FMA,FUTURE,SY
VFNMADD213PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ac /r]		FMA,FUTURE,SO
VFNMADD213PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 ac /r]		FMA,FUTURE,SY
VFNMADD213PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ac /r]		FMA,FUTURE,SO
VFNMADD213PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 ac /r]		FMA,FUTURE,SY
VFNMADD123PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ac /r]		FMA,FUTURE,SO
VFNMADD123PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 ac /r]		FMA,FUTURE,SY
VFNMADD123PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ac /r]		FMA,FUTURE,SO
VFNMADD123PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 ac /r]		FMA,FUTURE,SY
VFNMADD231PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bc /r]		FMA,FUTURE,SO
VFNMADD231PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 bc /r]		FMA,FUTURE,SY
VFNMADD231PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bc /r]		FMA,FUTURE,SO
VFNMADD231PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 bc /r]		FMA,FUTURE,SY
VFNMADD321PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bc /r]		FMA,FUTURE,SO
VFNMADD321PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 bc /r]		FMA,FUTURE,SY
VFNMADD321PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bc /r]		FMA,FUTURE,SO
VFNMADD321PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 bc /r]		FMA,FUTURE,SY
VFNMSUB132PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9e /r]		FMA,FUTURE,SO
VFNMSUB132PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 9e /r]		FMA,FUTURE,SY
VFNMSUB132PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9e /r]		FMA,FUTURE,SO
VFNMSUB132PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 9e /r]		FMA,FUTURE,SY
VFNMSUB312PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9e /r]		FMA,FUTURE,SO
VFNMSUB312PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 9e /r]		FMA,FUTURE,SY
VFNMSUB312PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9e /r]		FMA,FUTURE,SO
VFNMSUB312PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 9e /r]		FMA,FUTURE,SY
VFNMSUB213PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ae /r]		FMA,FUTURE,SO
VFNMSUB213PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 ae /r]		FMA,FUTURE,SY
VFNMSUB213PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ae /r]		FMA,FUTURE,SO
VFNMSUB213PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 ae /r]		FMA,FUTURE,SY
VFNMSUB123PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ae /r]		FMA,FUTURE,SO
VFNMSUB123PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 ae /r]		FMA,FUTURE,SY
VFNMSUB123PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ae /r]		FMA,FUTURE,SO
VFNMSUB123PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 ae /r]		FMA,FUTURE,SY
VFNMSUB231PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 be /r]		FMA,FUTURE,SO
VFNMSUB231PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 be /r]		FMA,FUTURE,SY
VFNMSUB231PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 be /r]		FMA,FUTURE,SO
VFNMSUB231PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 be /r]		FMA,FUTURE,SY
VFNMSUB321PS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 be /r]		FMA,FUTURE,SO
VFNMSUB321PS	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w0 be /r]		FMA,FUTURE,SY
VFNMSUB321PD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 be /r]		FMA,FUTURE,SO
VFNMSUB321PD	ymmreg,ymmreg*,ymmrm		[rvm:	vex.dds.256.66.0f38.w1 be /r]		FMA,FUTURE,SY
VFMADD132SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 99 /r]		FMA,FUTURE,SD
VFMADD132SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 99 /r]		FMA,FUTURE,SQ
VFMADD312SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 99 /r]		FMA,FUTURE,SD
VFMADD312SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 99 /r]		FMA,FUTURE,SQ
VFMADD213SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a9 /r]		FMA,FUTURE,SD
VFMADD213SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a9 /r]		FMA,FUTURE,SQ
VFMADD123SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 a9 /r]		FMA,FUTURE,SD
VFMADD123SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 a9 /r]		FMA,FUTURE,SQ
VFMADD231SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b9 /r]		FMA,FUTURE,SD
VFMADD231SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b9 /r]		FMA,FUTURE,SQ
VFMADD321SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 b9 /r]		FMA,FUTURE,SD
VFMADD321SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 b9 /r]		FMA,FUTURE,SQ
VFMSUB132SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9b /r]		FMA,FUTURE,SD
VFMSUB132SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9b /r]		FMA,FUTURE,SQ
VFMSUB312SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9b /r]		FMA,FUTURE,SD
VFMSUB312SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9b /r]		FMA,FUTURE,SQ
VFMSUB213SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ab /r]		FMA,FUTURE,SD
VFMSUB213SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ab /r]		FMA,FUTURE,SQ
VFMSUB123SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ab /r]		FMA,FUTURE,SD
VFMSUB123SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ab /r]		FMA,FUTURE,SQ
VFMSUB231SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bb /r]		FMA,FUTURE,SD
VFMSUB231SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bb /r]		FMA,FUTURE,SQ
VFMSUB321SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bb /r]		FMA,FUTURE,SD
VFMSUB321SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bb /r]		FMA,FUTURE,SQ
VFNMADD132SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9d /r]		FMA,FUTURE,SD
VFNMADD132SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9d /r]		FMA,FUTURE,SQ
VFNMADD312SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9d /r]		FMA,FUTURE,SD
VFNMADD312SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9d /r]		FMA,FUTURE,SQ
VFNMADD213SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ad /r]		FMA,FUTURE,SD
VFNMADD213SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ad /r]		FMA,FUTURE,SQ
VFNMADD123SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 ad /r]		FMA,FUTURE,SD
VFNMADD123SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 ad /r]		FMA,FUTURE,SQ
VFNMADD231SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bd /r]		FMA,FUTURE,SD
VFNMADD231SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bd /r]		FMA,FUTURE,SQ
VFNMADD321SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bd /r]		FMA,FUTURE,SD
VFNMADD321SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bd /r]		FMA,FUTURE,SQ
VFNMSUB132SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9f /r]		FMA,FUTURE,SD
VFNMSUB132SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9f /r]		FMA,FUTURE,SQ
VFNMSUB312SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 9f /r]		FMA,FUTURE,SD
VFNMSUB312SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 9f /r]		FMA,FUTURE,SQ
VFNMSUB213SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 af /r]		FMA,FUTURE,SD
VFNMSUB213SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 af /r]		FMA,FUTURE,SQ
VFNMSUB123SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 af /r]		FMA,FUTURE,SD
VFNMSUB123SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 af /r]		FMA,FUTURE,SQ
VFNMSUB231SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bf /r]		FMA,FUTURE,SD
VFNMSUB231SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bf /r]		FMA,FUTURE,SQ
VFNMSUB321SS	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w0 bf /r]		FMA,FUTURE,SD
VFNMSUB321SD	xmmreg,xmmreg*,xmmrm		[rvm:	vex.dds.128.66.0f38.w1 bf /r]		FMA,FUTURE,SQ

;# VIA (Centaur) security instructions
XSTORE		void				\3\x0F\xA7\xC0					PENT,CYRIX
XCRYPTECB	void				\336\3\x0F\xA7\xC8				PENT,CYRIX
XCRYPTCBC	void				\336\3\x0F\xA7\xD0				PENT,CYRIX
XCRYPTCTR	void				\336\3\x0F\xA7\xD8				PENT,CYRIX
XCRYPTCFB	void				\336\3\x0F\xA7\xE0				PENT,CYRIX
XCRYPTOFB	void				\336\3\x0F\xA7\xE8				PENT,CYRIX
MONTMUL		void				\336\3\x0F\xA6\xC0				PENT,CYRIX
XSHA1		void				\336\3\x0F\xA6\xC8				PENT,CYRIX
XSHA256		void				\336\3\x0F\xA6\xD0				PENT,CYRIX

;# AMD XOP, FMA4 and CVT16 instructions (SSE5)
;
; based on pub number 43479 revision 3.03 date May 2009
;
VCVTPH2PS	xmmreg,xmmrm,imm		[rmi:	xop.m8.w0.l0 a0 /r ib]	AMD,SSE5,SQ
VCVTPH2PS	ymmreg,xmmrm,imm		[rmi:	xop.m8.w0.l1 a0 /r ib]	AMD,SSE5,SO

VCVTPS2PH	xmmrm,xmmreg,imm		[mri:	xop.m8.w0.l0 a1 /r ib]	AMD,SSE5,SQ
VCVTPS2PH	xmmrm,ymmreg,imm		[mri:	xop.m8.w0.l1 a1 /r ib]	AMD,SSE5,SO

VFMADDPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 69 /r /is4]	AMD,SSE5,SO
VFMADDPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 69 /r /is4]	AMD,SSE5,SY
VFMADDPD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 69 /r /is4]	AMD,SSE5,SO
VFMADDPD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 69 /r /is4]	AMD,SSE5,SY

VFMADDPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 68 /r /is4]	AMD,SSE5,SO
VFMADDPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 68 /r /is4]	AMD,SSE5,SY
VFMADDPS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 68 /r /is4]	AMD,SSE5,SO
VFMADDPS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 68 /r /is4]	AMD,SSE5,SY

VFMADDSD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 6b /r /is4]	AMD,SSE5,SQ
VFMADDSD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 6b /r /is4]	AMD,SSE5,SQ

VFMADDSS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 6a /r /is4]	AMD,SSE5,SD
VFMADDSS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 6a /r /is4]	AMD,SSE5,SD

VFMADDSUBPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 5d /r /is4]	AMD,SSE5,SO
VFMADDSUBPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 5d /r /is4]	AMD,SSE5,SY
VFMADDSUBPD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 5d /r /is4]	AMD,SSE5,SO
VFMADDSUBPD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 5d /r /is4]	AMD,SSE5,SY

VFMADDSUBPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 5c /r /is4]	AMD,SSE5,SO
VFMADDSUBPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 5c /r /is4]	AMD,SSE5,SY
VFMADDSUBPS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 5c /r /is4]	AMD,SSE5,SO
VFMADDSUBPS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 5c /r /is4]	AMD,SSE5,SY

VFMSUBADDPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 5f /r /is4]	AMD,SSE5,SO
VFMSUBADDPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 5f /r /is4]	AMD,SSE5,SY
VFMSUBADDPD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 5f /r /is4]	AMD,SSE5,SO
VFMSUBADDPD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 5f /r /is4]	AMD,SSE5,SY

VFMSUBADDPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 5e /r /is4]	AMD,SSE5,SO
VFMSUBADDPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 5e /r /is4]	AMD,SSE5,SY
VFMSUBADDPS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 5e /r /is4]	AMD,SSE5,SO
VFMSUBADDPS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 5e /r /is4]	AMD,SSE5,SY

VFMSUBPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 6d /r /is4]	AMD,SSE5,SO
VFMSUBPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 6d /r /is4]	AMD,SSE5,SY
VFMSUBPD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 6d /r /is4]	AMD,SSE5,SO
VFMSUBPD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 6d /r /is4]	AMD,SSE5,SY

VFMSUBPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 6c /r /is4]	AMD,SSE5,SO
VFMSUBPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 6c /r /is4]	AMD,SSE5,SY
VFMSUBPS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 6c /r /is4]	AMD,SSE5,SO
VFMSUBPS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 6c /r /is4]	AMD,SSE5,SY

VFMSUBSD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 6f /r /is4]	AMD,SSE5,SQ
VFMSUBSD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 6f /r /is4]	AMD,SSE5,SQ

VFMSUBSS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 6e /r /is4]	AMD,SSE5,SD
VFMSUBSS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 6e /r /is4]	AMD,SSE5,SD

VFNMADDPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 79 /r /is4]	AMD,SSE5,SO
VFNMADDPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 79 /r /is4]	AMD,SSE5,SY
VFNMADDPD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 79 /r /is4]	AMD,SSE5,SO
VFNMADDPD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 79 /r /is4]	AMD,SSE5,SY

VFNMADDPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 78 /r /is4]	AMD,SSE5,SO
VFNMADDPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 78 /r /is4]	AMD,SSE5,SY
VFNMADDPS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 78 /r /is4]	AMD,SSE5,SO
VFNMADDPS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 78 /r /is4]	AMD,SSE5,SY

VFNMADDSD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 7b /r /is4]	AMD,SSE5,SQ
VFNMADDSD	xmmreg,xmmreg,xmmreg,xmmrm	[rvms:	vex.m3.w1.nds.l0.p1 7b /r /is4]	AMD,SSE5,SQ

VFNMADDSS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 7a /r /is4]	AMD,SSE5,SD
VFNMADDSS	xmmreg,xmmreg,xmmreg,xmmrm	[rvms:	vex.m3.w1.nds.l0.p1 7a /r /is4]	AMD,SSE5,SD

VFNMSUBPD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 7d /r /is4]	AMD,SSE5,SO
VFNMSUBPD	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 7d /r /is4]	AMD,SSE5,SY
VFNMSUBPD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 7d /r /is4]	AMD,SSE5,SO
VFNMSUBPD	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 7d /r /is4]	AMD,SSE5,SY

VFNMSUBPS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 7c /r /is4]	AMD,SSE5,SO
VFNMSUBPS	ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	vex.m3.w0.nds.l1.p1 7c /r /is4]	AMD,SSE5,SY
VFNMSUBPS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 7c /r /is4]	AMD,SSE5,SO
VFNMSUBPS	ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	vex.m3.w1.nds.l1.p1 7c /r /is4]	AMD,SSE5,SY

VFNMSUBSD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 7f /r /is4]	AMD,SSE5,SQ
VFNMSUBSD	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 7f /r /is4]	AMD,SSE5,SQ

VFNMSUBSS	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	vex.m3.w0.nds.l0.p1 7e /r /is4]	AMD,SSE5,SD
VFNMSUBSS	xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	vex.m3.w1.nds.l0.p1 7e /r /is4]	AMD,SSE5,SD

VFRCZPD		xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 81 /r]		AMD,SSE5,SO
VFRCZPD		ymmreg,ymmrm			[rm:	xop.m9.w0.l1.p0 81 /r]		AMD,SSE5,SY

VFRCZPS		xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 80 /r]		AMD,SSE5,SO
VFRCZPS		ymmreg,ymmrm			[rm:	xop.m9.w0.l1.p0 80 /r]		AMD,SSE5,SY

VFRCZSD		xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 83 /r]		AMD,SSE5,SQ

VFRCZSS		xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 82 /r]		AMD,SSE5,SD
;
; fixed: spec mention imm[7:4] though it should be /is4 even in spec
VPCMOV		xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 a2 /r /is4]	AMD,SSE5,SO
VPCMOV		ymmreg,ymmreg,ymmrm,ymmreg	[rvms:	xop.m8.w0.nds.l1.p0 a2 /r /is4]	AMD,SSE5,SY
VPCMOV		xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	xop.m8.w1.nds.l0.p0 a2 /r /is4]	AMD,SSE5,SO
VPCMOV		ymmreg,ymmreg,ymmreg,ymmrm	[rvsm:	xop.m8.w1.nds.l1.p0 a2 /r /is4]	AMD,SSE5,SY

VPCOMB		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 cc /r ib]	AMD,SSE5,SO
VPCOMD		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 ce /r ib]	AMD,SSE5,SO
VPCOMQ		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 cf /r ib]	AMD,SSE5,SO
;
; fixed: spec mention only 3 operands in mnemonics
VPCOMUB		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 ec /r ib]	AMD,SSE5,SO
VPCOMUD		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 ee /r ib]	AMD,SSE5,SO
VPCOMUQ		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 ef /r ib]	AMD,SSE5,SO
;
; fixed: spec point wrong VPCOMB in mnemonic
VPCOMUW		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 ed /r ib]	AMD,SSE5,SO
VPCOMW		xmmreg,xmmreg,xmmrm,imm		[rvmi:	xop.m8.w0.nds.l0.p0 cd /r ib]	AMD,SSE5,SO

VPHADDBD	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 c2 /r]		AMD,SSE5,SO
VPHADDBQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 c3 /r]		AMD,SSE5,SO
VPHADDBW	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 c1 /r]		AMD,SSE5,SO
VPHADDDQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 cb /r]		AMD,SSE5,SO
;
; fixed: spec has ymmreg for l0
VPHADDUBD	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 d2 /r]		AMD,SSE5,SO
VPHADDUBQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 d3 /r]		AMD,SSE5,SO
VPHADDUBWD	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 d1 /r]		AMD,SSE5,SO
;
; fixed: opcode db
VPHADDUDQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 db /r]		AMD,SSE5,SO
VPHADDUWD	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 d6 /r]		AMD,SSE5,SO
VPHADDUWQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 d7 /r]		AMD,SSE5,SO
;
; fixed: spec has ymmreg for l0
VPHADDWD	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 c6 /r]		AMD,SSE5,SO
VPHADDWQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 d7 /r]		AMD,SSE5,SO

VPHSUBBW	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 e1 /r]		AMD,SSE5,SO
VPHSUBDQ	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 e3 /r]		AMD,SSE5,SO
VPHSUBWD	xmmreg,xmmrm			[rm:	xop.m9.w0.l0.p0 e2 /r]		AMD,SSE5,SO

VPMACSDD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 9e /r /is4]		AMD,SSE5,SO
VPMACSDQH	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 97 /r /is4]		AMD,SSE5,SO
VPMACSDQL	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 9f /r /is4]		AMD,SSE5,SO
VPMACSSDD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 8e /r /is4]		AMD,SSE5,SO
VPMACSSDQH	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 8f /r /is4]		AMD,SSE5,SO
VPMACSSDQL	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 87 /r /is4]		AMD,SSE5,SO
VPMACSSWD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 86 /r /is4]		AMD,SSE5,SO
VPMACSSWW	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 85 /r /is4]		AMD,SSE5,SO
VPMACSWD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 96 /r /is4]		AMD,SSE5,SO
VPMACSWW	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 95 /r /is4]		AMD,SSE5,SO
VPMADCSSWD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 a6 /r /is4]		AMD,SSE5,SO
VPMADCSWD	xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 b6 /r /is4]		AMD,SSE5,SO

VPPERM		xmmreg,xmmreg,xmmreg,xmmrm	[rvsm:	xop.m8.w1.nds.l0.p0 a3 /r /is4]		AMD,SSE5,SO
VPPERM		xmmreg,xmmreg,xmmrm,xmmreg	[rvms:	xop.m8.w0.nds.l0.p0 a3 /r /is4]		AMD,SSE5,SO

VPROTB		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 90 /r]		AMD,SSE5,SO
VPROTB		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 90 /r]		AMD,SSE5,SO
;
; fixed: spec point xmmreg instead of reg/mem
VPROTB		xmmreg,xmmrm,imm		[rmi:	xop.m8.w0.l0.p0 c0 /r ib]		AMD,SSE5

VPROTD		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 92 /r]		AMD,SSE5,SO
VPROTD		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 92 /r]		AMD,SSE5,SO
;
; fixed: spec error /r is needed
VPROTD		xmmreg,xmmrm,imm		[rmi:	xop.m8.w0.l0.p0 c2 /r ib]		AMD,SSE5,SO
VPROTQ		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 93 /r]		AMD,SSE5,SO
VPROTQ		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 93 /r]		AMD,SSE5,SO
;
; fixed: spec error /r is needed
VPROTQ		xmmreg,xmmrm,imm		[rmi:	xop.m8.w0.l0.p0 c3 /r ib]		AMD,SSE5,SO
VPROTW		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 91 /r]		AMD,SSE5,SO
VPROTW		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 91 /r]		AMD,SSE5,SO
VPROTW		xmmreg,xmmrm,imm		[rmi:	xop.m8.w0.l0.p0 c1 /r ib]		AMD,SSE5,SO

VPSHAB		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 98 /r]		AMD,SSE5,SO
VPSHAB		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 98 /r]		AMD,SSE5,SO

VPSHAD		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 9a /r]		AMD,SSE5,SO
VPSHAD		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 9a /r]		AMD,SSE5,SO

VPSHAQ		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 9b /r]		AMD,SSE5,SO
VPSHAQ		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 9b /r]		AMD,SSE5,SO

VPSHAW		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 99 /r]		AMD,SSE5,SO
VPSHAW		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 99 /r]		AMD,SSE5,SO

VPSHLB		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 94 /r]		AMD,SSE5,SO
VPSHLB		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 94 /r]		AMD,SSE5,SO

;
; fixed: spec has ymmreg for l0
VPSHLD		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 96 /r]		AMD,SSE5,SO
VPSHLD		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 96 /r]		AMD,SSE5,SO

VPSHLQ		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 97 /r]		AMD,SSE5,SO
VPSHLQ		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 97 /r]		AMD,SSE5,SO

VPSHLW		xmmreg,xmmrm,xmmreg		[rmv:	xop.m9.w0.nds.l0.p0 95 /r]		AMD,SSE5,SO
VPSHLW		xmmreg,xmmreg,xmmrm		[rvm:	xop.m9.w1.nds.l0.p0 95 /r]		AMD,SSE5,SO


;# Systematic names for the hinting nop instructions
; These should be last in the file
HINT_NOP0	rm16				\320\2\x0F\x18\200				P6,UNDOC
HINT_NOP0	rm32				\321\2\x0F\x18\200				P6,UNDOC
HINT_NOP0	rm64				\324\2\x0F\x18\200				X64,UNDOC
HINT_NOP1	rm16				\320\2\x0F\x18\201				P6,UNDOC
HINT_NOP1	rm32				\321\2\x0F\x18\201				P6,UNDOC
HINT_NOP1	rm64				\324\2\x0F\x18\201				X64,UNDOC
HINT_NOP2	rm16				\320\2\x0F\x18\202				P6,UNDOC
HINT_NOP2	rm32				\321\2\x0F\x18\202				P6,UNDOC
HINT_NOP2	rm64				\324\2\x0F\x18\202				X64,UNDOC
HINT_NOP3	rm16				\320\2\x0F\x18\203				P6,UNDOC
HINT_NOP3	rm32				\321\2\x0F\x18\203				P6,UNDOC
HINT_NOP3	rm64				\324\2\x0F\x18\203				X64,UNDOC
HINT_NOP4	rm16				\320\2\x0F\x18\204				P6,UNDOC
HINT_NOP4	rm32				\321\2\x0F\x18\204				P6,UNDOC
HINT_NOP4	rm64				\324\2\x0F\x18\204				X64,UNDOC
HINT_NOP5	rm16				\320\2\x0F\x18\205				P6,UNDOC
HINT_NOP5	rm32				\321\2\x0F\x18\205				P6,UNDOC
HINT_NOP5	rm64				\324\2\x0F\x18\205				X64,UNDOC
HINT_NOP6	rm16				\320\2\x0F\x18\206				P6,UNDOC
HINT_NOP6	rm32				\321\2\x0F\x18\206				P6,UNDOC
HINT_NOP6	rm64				\324\2\x0F\x18\206				X64,UNDOC
HINT_NOP7	rm16				\320\2\x0F\x18\207				P6,UNDOC
HINT_NOP7	rm32				\321\2\x0F\x18\207				P6,UNDOC
HINT_NOP7	rm64				\324\2\x0F\x18\207				X64,UNDOC
HINT_NOP8	rm16				\320\2\x0F\x19\200				P6,UNDOC
HINT_NOP8	rm32				\321\2\x0F\x19\200				P6,UNDOC
HINT_NOP8	rm64				\324\2\x0F\x19\200				X64,UNDOC
HINT_NOP9	rm16				\320\2\x0F\x19\201				P6,UNDOC
HINT_NOP9	rm32				\321\2\x0F\x19\201				P6,UNDOC
HINT_NOP9	rm64				\324\2\x0F\x19\201				X64,UNDOC
HINT_NOP10	rm16				\320\2\x0F\x19\202				P6,UNDOC
HINT_NOP10	rm32				\321\2\x0F\x19\202				P6,UNDOC
HINT_NOP10	rm64				\324\2\x0F\x19\202				X64,UNDOC
HINT_NOP11	rm16				\320\2\x0F\x19\203				P6,UNDOC
HINT_NOP11	rm32				\321\2\x0F\x19\203				P6,UNDOC
HINT_NOP11	rm64				\324\2\x0F\x19\203				X64,UNDOC
HINT_NOP12	rm16				\320\2\x0F\x19\204				P6,UNDOC
HINT_NOP12	rm32				\321\2\x0F\x19\204				P6,UNDOC
HINT_NOP12	rm64				\324\2\x0F\x19\204				X64,UNDOC
HINT_NOP13	rm16				\320\2\x0F\x19\205				P6,UNDOC
HINT_NOP13	rm32				\321\2\x0F\x19\205				P6,UNDOC
HINT_NOP13	rm64				\324\2\x0F\x19\205				X64,UNDOC
HINT_NOP14	rm16				\320\2\x0F\x19\206				P6,UNDOC
HINT_NOP14	rm32				\321\2\x0F\x19\206				P6,UNDOC
HINT_NOP14	rm64				\324\2\x0F\x19\206				X64,UNDOC
HINT_NOP15	rm16				\320\2\x0F\x19\207				P6,UNDOC
HINT_NOP15	rm32				\321\2\x0F\x19\207				P6,UNDOC
HINT_NOP15	rm64				\324\2\x0F\x19\207				X64,UNDOC
HINT_NOP16	rm16				\320\2\x0F\x1A\200				P6,UNDOC
HINT_NOP16	rm32				\321\2\x0F\x1A\200				P6,UNDOC
HINT_NOP16	rm64				\324\2\x0F\x1A\200				X64,UNDOC
HINT_NOP17	rm16				\320\2\x0F\x1A\201				P6,UNDOC
HINT_NOP17	rm32				\321\2\x0F\x1A\201				P6,UNDOC
HINT_NOP17	rm64				\324\2\x0F\x1A\201				X64,UNDOC
HINT_NOP18	rm16				\320\2\x0F\x1A\202				P6,UNDOC
HINT_NOP18	rm32				\321\2\x0F\x1A\202				P6,UNDOC
HINT_NOP18	rm64				\324\2\x0F\x1A\202				X64,UNDOC
HINT_NOP19	rm16				\320\2\x0F\x1A\203				P6,UNDOC
HINT_NOP19	rm32				\321\2\x0F\x1A\203				P6,UNDOC
HINT_NOP19	rm64				\324\2\x0F\x1A\203				X64,UNDOC
HINT_NOP20	rm16				\320\2\x0F\x1A\204				P6,UNDOC
HINT_NOP20	rm32				\321\2\x0F\x1A\204				P6,UNDOC
HINT_NOP20	rm64				\324\2\x0F\x1A\204				X64,UNDOC
HINT_NOP21	rm16				\320\2\x0F\x1A\205				P6,UNDOC
HINT_NOP21	rm32				\321\2\x0F\x1A\205				P6,UNDOC
HINT_NOP21	rm64				\324\2\x0F\x1A\205				X64,UNDOC
HINT_NOP22	rm16				\320\2\x0F\x1A\206				P6,UNDOC
HINT_NOP22	rm32				\321\2\x0F\x1A\206				P6,UNDOC
HINT_NOP22	rm64				\324\2\x0F\x1A\206				X64,UNDOC
HINT_NOP23	rm16				\320\2\x0F\x1A\207				P6,UNDOC
HINT_NOP23	rm32				\321\2\x0F\x1A\207				P6,UNDOC
HINT_NOP23	rm64				\324\2\x0F\x1A\207				X64,UNDOC
HINT_NOP24	rm16				\320\2\x0F\x1B\200				P6,UNDOC
HINT_NOP24	rm32				\321\2\x0F\x1B\200				P6,UNDOC
HINT_NOP24	rm64				\324\2\x0F\x1B\200				X64,UNDOC
HINT_NOP25	rm16				\320\2\x0F\x1B\201				P6,UNDOC
HINT_NOP25	rm32				\321\2\x0F\x1B\201				P6,UNDOC
HINT_NOP25	rm64				\324\2\x0F\x1B\201				X64,UNDOC
HINT_NOP26	rm16				\320\2\x0F\x1B\202				P6,UNDOC
HINT_NOP26	rm32				\321\2\x0F\x1B\202				P6,UNDOC
HINT_NOP26	rm64				\324\2\x0F\x1B\202				X64,UNDOC
HINT_NOP27	rm16				\320\2\x0F\x1B\203				P6,UNDOC
HINT_NOP27	rm32				\321\2\x0F\x1B\203				P6,UNDOC
HINT_NOP27	rm64				\324\2\x0F\x1B\203				X64,UNDOC
HINT_NOP28	rm16				\320\2\x0F\x1B\204				P6,UNDOC
HINT_NOP28	rm32				\321\2\x0F\x1B\204				P6,UNDOC
HINT_NOP28	rm64				\324\2\x0F\x1B\204				X64,UNDOC
HINT_NOP29	rm16				\320\2\x0F\x1B\205				P6,UNDOC
HINT_NOP29	rm32				\321\2\x0F\x1B\205				P6,UNDOC
HINT_NOP29	rm64				\324\2\x0F\x1B\205				X64,UNDOC
HINT_NOP30	rm16				\320\2\x0F\x1B\206				P6,UNDOC
HINT_NOP30	rm32				\321\2\x0F\x1B\206				P6,UNDOC
HINT_NOP30	rm64				\324\2\x0F\x1B\206				X64,UNDOC
HINT_NOP31	rm16				\320\2\x0F\x1B\207				P6,UNDOC
HINT_NOP31	rm32				\321\2\x0F\x1B\207				P6,UNDOC
HINT_NOP31	rm64				\324\2\x0F\x1B\207				X64,UNDOC
HINT_NOP32	rm16				\320\2\x0F\x1C\200				P6,UNDOC
HINT_NOP32	rm32				\321\2\x0F\x1C\200				P6,UNDOC
HINT_NOP32	rm64				\324\2\x0F\x1C\200				X64,UNDOC
HINT_NOP33	rm16				\320\2\x0F\x1C\201				P6,UNDOC
HINT_NOP33	rm32				\321\2\x0F\x1C\201				P6,UNDOC
HINT_NOP33	rm64				\324\2\x0F\x1C\201				X64,UNDOC
HINT_NOP34	rm16				\320\2\x0F\x1C\202				P6,UNDOC
HINT_NOP34	rm32				\321\2\x0F\x1C\202				P6,UNDOC
HINT_NOP34	rm64				\324\2\x0F\x1C\202				X64,UNDOC
HINT_NOP35	rm16				\320\2\x0F\x1C\203				P6,UNDOC
HINT_NOP35	rm32				\321\2\x0F\x1C\203				P6,UNDOC
HINT_NOP35	rm64				\324\2\x0F\x1C\203				X64,UNDOC
HINT_NOP36	rm16				\320\2\x0F\x1C\204				P6,UNDOC
HINT_NOP36	rm32				\321\2\x0F\x1C\204				P6,UNDOC
HINT_NOP36	rm64				\324\2\x0F\x1C\204				X64,UNDOC
HINT_NOP37	rm16				\320\2\x0F\x1C\205				P6,UNDOC
HINT_NOP37	rm32				\321\2\x0F\x1C\205				P6,UNDOC
HINT_NOP37	rm64				\324\2\x0F\x1C\205				X64,UNDOC
HINT_NOP38	rm16				\320\2\x0F\x1C\206				P6,UNDOC
HINT_NOP38	rm32				\321\2\x0F\x1C\206				P6,UNDOC
HINT_NOP38	rm64				\324\2\x0F\x1C\206				X64,UNDOC
HINT_NOP39	rm16				\320\2\x0F\x1C\207				P6,UNDOC
HINT_NOP39	rm32				\321\2\x0F\x1C\207				P6,UNDOC
HINT_NOP39	rm64				\324\2\x0F\x1C\207				X64,UNDOC
HINT_NOP40	rm16				\320\2\x0F\x1D\200				P6,UNDOC
HINT_NOP40	rm32				\321\2\x0F\x1D\200				P6,UNDOC
HINT_NOP40	rm64				\324\2\x0F\x1D\200				X64,UNDOC
HINT_NOP41	rm16				\320\2\x0F\x1D\201				P6,UNDOC
HINT_NOP41	rm32				\321\2\x0F\x1D\201				P6,UNDOC
HINT_NOP41	rm64				\324\2\x0F\x1D\201				X64,UNDOC
HINT_NOP42	rm16				\320\2\x0F\x1D\202				P6,UNDOC
HINT_NOP42	rm32				\321\2\x0F\x1D\202				P6,UNDOC
HINT_NOP42	rm64				\324\2\x0F\x1D\202				X64,UNDOC
HINT_NOP43	rm16				\320\2\x0F\x1D\203				P6,UNDOC
HINT_NOP43	rm32				\321\2\x0F\x1D\203				P6,UNDOC
HINT_NOP43	rm64				\324\2\x0F\x1D\203				X64,UNDOC
HINT_NOP44	rm16				\320\2\x0F\x1D\204				P6,UNDOC
HINT_NOP44	rm32				\321\2\x0F\x1D\204				P6,UNDOC
HINT_NOP44	rm64				\324\2\x0F\x1D\204				X64,UNDOC
HINT_NOP45	rm16				\320\2\x0F\x1D\205				P6,UNDOC
HINT_NOP45	rm32				\321\2\x0F\x1D\205				P6,UNDOC
HINT_NOP45	rm64				\324\2\x0F\x1D\205				X64,UNDOC
HINT_NOP46	rm16				\320\2\x0F\x1D\206				P6,UNDOC
HINT_NOP46	rm32				\321\2\x0F\x1D\206				P6,UNDOC
HINT_NOP46	rm64				\324\2\x0F\x1D\206				X64,UNDOC
HINT_NOP47	rm16				\320\2\x0F\x1D\207				P6,UNDOC
HINT_NOP47	rm32				\321\2\x0F\x1D\207				P6,UNDOC
HINT_NOP47	rm64				\324\2\x0F\x1D\207				X64,UNDOC
HINT_NOP48	rm16				\320\2\x0F\x1E\200				P6,UNDOC
HINT_NOP48	rm32				\321\2\x0F\x1E\200				P6,UNDOC
HINT_NOP48	rm64				\324\2\x0F\x1E\200				X64,UNDOC
HINT_NOP49	rm16				\320\2\x0F\x1E\201				P6,UNDOC
HINT_NOP49	rm32				\321\2\x0F\x1E\201				P6,UNDOC
HINT_NOP49	rm64				\324\2\x0F\x1E\201				X64,UNDOC
HINT_NOP50	rm16				\320\2\x0F\x1E\202				P6,UNDOC
HINT_NOP50	rm32				\321\2\x0F\x1E\202				P6,UNDOC
HINT_NOP50	rm64				\324\2\x0F\x1E\202				X64,UNDOC
HINT_NOP51	rm16				\320\2\x0F\x1E\203				P6,UNDOC
HINT_NOP51	rm32				\321\2\x0F\x1E\203				P6,UNDOC
HINT_NOP51	rm64				\324\2\x0F\x1E\203				X64,UNDOC
HINT_NOP52	rm16				\320\2\x0F\x1E\204				P6,UNDOC
HINT_NOP52	rm32				\321\2\x0F\x1E\204				P6,UNDOC
HINT_NOP52	rm64				\324\2\x0F\x1E\204				X64,UNDOC
HINT_NOP53	rm16				\320\2\x0F\x1E\205				P6,UNDOC
HINT_NOP53	rm32				\321\2\x0F\x1E\205				P6,UNDOC
HINT_NOP53	rm64				\324\2\x0F\x1E\205				X64,UNDOC
HINT_NOP54	rm16				\320\2\x0F\x1E\206				P6,UNDOC
HINT_NOP54	rm32				\321\2\x0F\x1E\206				P6,UNDOC
HINT_NOP54	rm64				\324\2\x0F\x1E\206				X64,UNDOC
HINT_NOP55	rm16				\320\2\x0F\x1E\207				P6,UNDOC
HINT_NOP55	rm32				\321\2\x0F\x1E\207				P6,UNDOC
HINT_NOP55	rm64				\324\2\x0F\x1E\207				X64,UNDOC
HINT_NOP56	rm16				\320\2\x0F\x1F\200				P6,UNDOC
HINT_NOP56	rm32				\321\2\x0F\x1F\200				P6,UNDOC
HINT_NOP56	rm64				\324\2\x0F\x1F\200				X64,UNDOC
HINT_NOP57	rm16				\320\2\x0F\x1F\201				P6,UNDOC
HINT_NOP57	rm32				\321\2\x0F\x1F\201				P6,UNDOC
HINT_NOP57	rm64				\324\2\x0F\x1F\201				X64,UNDOC
HINT_NOP58	rm16				\320\2\x0F\x1F\202				P6,UNDOC
HINT_NOP58	rm32				\321\2\x0F\x1F\202				P6,UNDOC
HINT_NOP58	rm64				\324\2\x0F\x1F\202				X64,UNDOC
HINT_NOP59	rm16				\320\2\x0F\x1F\203				P6,UNDOC
HINT_NOP59	rm32				\321\2\x0F\x1F\203				P6,UNDOC
HINT_NOP59	rm64				\324\2\x0F\x1F\203				X64,UNDOC
HINT_NOP60	rm16				\320\2\x0F\x1F\204				P6,UNDOC
HINT_NOP60	rm32				\321\2\x0F\x1F\204				P6,UNDOC
HINT_NOP60	rm64				\324\2\x0F\x1F\204				X64,UNDOC
HINT_NOP61	rm16				\320\2\x0F\x1F\205				P6,UNDOC
HINT_NOP61	rm32				\321\2\x0F\x1F\205				P6,UNDOC
HINT_NOP61	rm64				\324\2\x0F\x1F\205				X64,UNDOC
HINT_NOP62	rm16				\320\2\x0F\x1F\206				P6,UNDOC
HINT_NOP62	rm32				\321\2\x0F\x1F\206				P6,UNDOC
HINT_NOP62	rm64				\324\2\x0F\x1F\206				X64,UNDOC
HINT_NOP63	rm16				\320\2\x0F\x1F\207				P6,UNDOC
HINT_NOP63	rm32				\321\2\x0F\x1F\207				P6,UNDOC
HINT_NOP63	rm64				\324\2\x0F\x1F\207				X64,UNDOC