1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
|
/*
* Copyright (c) 2014, STMicroelectronics International N.V.
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
*
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
#include <asm.S>
#include <kernel/tz_proc_def.h>
#include <kernel/tz_ssvce_def.h>
#include <kernel/unwind.h>
#include <platform_config.h>
#define PL310_LOCKDOWN_NBREGS 8
#define PL310_LOCKDOWN_SZREG 4
#define PL310_8WAYS_MASK 0x00FF
#define PL310_16WAYS_UPPERMASK 0xFF00
/*
* void arm_cl2_lockallways(vaddr_t base)
*
* lock all L2 caches ways for data and instruction
*/
FUNC arm_cl2_lockallways , :
UNWIND( .fnstart)
add r1, r0, #PL310_DCACHE_LOCKDOWN_BASE
ldr r2, [r0, #PL310_AUX_CTRL]
tst r2, #PL310_AUX_16WAY_BIT
mov r2, #PL310_8WAYS_MASK
orrne r2, #PL310_16WAYS_UPPERMASK
mov r0, #PL310_LOCKDOWN_NBREGS
1: /* lock Dcache and Icache */
str r2, [r1], #PL310_LOCKDOWN_SZREG
str r2, [r1], #PL310_LOCKDOWN_SZREG
subs r0, r0, #1
bne 1b
mov pc, lr
UNWIND( .fnend)
END_FUNC arm_cl2_lockallways
/*
* Set sync operation mask according to ways associativity.
* Preserve r0 = pl310 iomem base address
*/
.macro syncbyway_set_mask reg
ldr \reg, [r0, #PL310_AUX_CTRL]
tst \reg, #PL310_AUX_16WAY_BIT
mov \reg, #PL310_8WAYS_MASK
orrne \reg, \reg, #PL310_16WAYS_UPPERMASK
.endm
/*
* void arm_cl2_cleaninvbyway(vaddr_t base)
* clean & invalidate the whole L2 cache.
*/
FUNC arm_cl2_cleaninvbyway , :
UNWIND( .fnstart)
syncbyway_set_mask r1
str r1, [r0, #PL310_FLUSH_BY_WAY]
/* Wait for all cache ways to be cleaned and invalidated */
loop_cli_way_done:
ldr r2, [r0, #PL310_FLUSH_BY_WAY]
and r2, r2, r1
cmp r2, #0
bne loop_cli_way_done
/* Cache Sync */
/* Wait for writing cache sync */
loop_cli_sync:
ldr r1, [r0, #PL310_SYNC]
cmp r1, #0
bne loop_cli_sync
mov r1, #1
str r1, [r0, #PL310_SYNC]
loop_cli_sync_done:
ldr r1, [r0, #PL310_SYNC]
cmp r1, #0
bne loop_cli_sync_done
mov pc, lr
UNWIND( .fnend)
END_FUNC arm_cl2_cleaninvbyway
/* void arm_cl2_invbyway(vaddr_t base) */
FUNC arm_cl2_invbyway , :
UNWIND( .fnstart)
syncbyway_set_mask r1
str r1, [r0, #PL310_INV_BY_WAY]
loop_inv_way_done:
ldr r2, [r0, #PL310_INV_BY_WAY]
and r2, r2, r1
cmp r2, #0
bne loop_inv_way_done
loop_inv_way_sync:
ldr r1, [r0, #PL310_SYNC]
cmp r1, #0
bne loop_inv_way_sync
mov r1, #1
str r1, [r0, #PL310_SYNC]
loop_inv_way_sync_done:
ldr r1, [r0, #PL310_SYNC]
cmp r1, #0
bne loop_inv_way_sync_done
mov pc, lr
UNWIND( .fnend)
END_FUNC arm_cl2_invbyway
/* void arm_cl2_cleanbyway(vaddr_t base) */
FUNC arm_cl2_cleanbyway , :
UNWIND( .fnstart)
syncbyway_set_mask r1
str r1, [r0, #PL310_CLEAN_BY_WAY]
loop_cl_way_done:
ldr r2, [r0, #PL310_CLEAN_BY_WAY]
and r2, r2, r1
cmp r2, #0
bne loop_cl_way_done
loop_cl_way_sync:
ldr r1, [r0, #PL310_SYNC]
cmp r1, #0
bne loop_cl_way_sync
mov r1, #1
str r1, [r0, #PL310_SYNC]
loop_cl_way_sync_done:
ldr r1, [r0, #PL310_SYNC]
cmp r1, #0
bne loop_cl_way_sync_done
mov pc, lr
UNWIND( .fnend)
END_FUNC arm_cl2_cleanbyway
/*
* void _arm_cl2_xxxbypa(vaddr_t pl310_base, paddr_t start, paddr_t end,
* int pl310value);
* pl310value is one of PL310_CLEAN_BY_PA, PL310_INV_BY_PA or PL310_FLUSH_BY_PA
*/
LOCAL_FUNC _arm_cl2_xxxbypa , :
UNWIND( .fnstart)
/* Align start address on PL310 line size */
and r1, #(~(PL310_LINE_SIZE - 1))
/*
* ARM ERRATA #764369
* Undocummented SCU Diagnostic Control Register
*/
/*
* NOTE:
* We're assuming that if mmu is enabled PL310_BASE and SCU_BASE
* still have the same relative offsets from each other.
*/
sub r0, r0, #(PL310_BASE - SCU_BASE)
mov r12, #1
str r12, [r0, #SCU_ERRATA744369]
dsb
add r0, r0, #(PL310_BASE - SCU_BASE)
loop_cl2_xxxbypa:
str r1, [r0, r3]
loop_xxx_pa_done:
ldr r12, [r0, r3]
and r12, r12, r1
cmp r12, #0
bne loop_xxx_pa_done
add r1, r1, #PL310_LINE_SIZE
cmp r2, r1
bpl loop_cl2_xxxbypa
loop_xxx_pa_sync:
ldr r12, [r0, #PL310_SYNC]
cmp r12, #0
bne loop_xxx_pa_sync
mov r12, #1
str r12, [r0, #PL310_SYNC]
loop_xxx_pa_sync_done:
ldr r12, [r0, #PL310_SYNC]
cmp r12, #0
bne loop_xxx_pa_sync_done
mov pc, lr
UNWIND( .fnend)
END_FUNC _arm_cl2_xxxbypa
/*
* void _arm_cl2_cleanbypa(vaddr_t pl310_base, paddr_t start, paddr_t end);
* clean L2 cache by physical address range.
*/
FUNC arm_cl2_cleanbypa , :
UNWIND( .fnstart)
mov r3, #PL310_CLEAN_BY_PA
b _arm_cl2_xxxbypa
UNWIND( .fnend)
END_FUNC arm_cl2_cleanbypa
/*
* void arm_cl2_invbypa(vaddr_t pl310_base, paddr_t start, paddr_t end);
* invalidate L2 cache by physical address range.
*/
FUNC arm_cl2_invbypa , :
UNWIND( .fnstart)
mov r3, #PL310_INV_BY_PA
b _arm_cl2_xxxbypa
UNWIND( .fnend)
END_FUNC arm_cl2_invbypa
/*
* void arm_cl2_cleaninvbypa(vaddr_t pl310_base, paddr_t start, paddr_t end);
* clean and invalidate L2 cache by physical address range.
*/
FUNC arm_cl2_cleaninvbypa , :
UNWIND( .fnstart)
mov r3, #PL310_FLUSH_BY_PA
b _arm_cl2_xxxbypa
UNWIND( .fnend)
END_FUNC arm_cl2_cleaninvbypa
|